# **TDA9964**

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Rev. 03 — 16 January 2001

**Objective specification** 

# 1. Description

The TDA9964 is a 12-bit analog-to-digital interface for CCD cameras. The device includes a correlated double sampling circuit, PGA, clamp loops and a low-power 12-bit ADC together with its reference voltage regulator.

The PGA gain and the ADC input clamp level are controlled via the serial interface.

An additional DAC is provided for additional system controls; its output voltage range is 1.0 V p-p, which is available at pin OFDOUT.

#### 2. Features

- Correlated Double Sampling (CDS), Programmable Gain Amplifier (PGA), 12-bit Analog-to-Digital Converter (ADC) and reference regulator included
- Fully programmable via a 3-wire serial interface
- Sampling frequency up to 30 MHz
- PGA gain range of 24 dB (in steps of 0.1 dB)
- Low power consumption of only 175 mW at 2.7 V
- Power consumption in standby mode of 4.5 mW (typ.)
- 3.0 V operation and 2.5 to 3.6 V operation for the digital outputs
- All digital inputs accept 5 V signals
- Active control pulses polarity selectable via serial interface
- 8-bit DAC included for analog settings
- TTL compatible inputs, CMOS compatible outputs.

# 3. Applications

Low-power, low-voltage CCD camera systems.





12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 4. Quick reference data

Table 1: Quick reference data

| Symbol                | Parameter                                      | Conditions                                                                 | Min          | Тур | Max | Unit |
|-----------------------|------------------------------------------------|----------------------------------------------------------------------------|--------------|-----|-----|------|
| $V_{CCA}$             | analog supply voltage                          |                                                                            | 2.7          | 3.0 | 3.6 | V    |
| $V_{CCD}$             | digital supply voltage                         |                                                                            | 2.7          | 3.0 | 3.6 | V    |
| $V_{CCO}$             | digital outputs supply voltage                 |                                                                            | 2.5          | 2.7 | 3.6 | V    |
| I <sub>CCA</sub>      | analog supply current                          | all clamps active                                                          | _            | 60  | _   | mA   |
| I <sub>CCD</sub>      | digital supply current                         |                                                                            | _            | 3   | _   | mA   |
| I <sub>CCO</sub>      | digital outputs supply current                 | $f_{pix}$ = 30 MHz; $C_L$ = 10 pF; input ramp response time is 800 $\mu s$ | _            | 1   | -   | mA   |
| ADCres                | ADC resolution                                 |                                                                            | <del>-</del> | 12  | _   | bits |
| $V_{i(CDS)(p-p)}$     | maximum CDS input voltage (peak-to-peak value) | V <sub>CC</sub> = 2.85 V                                                   | 650          | _   | _   | mV   |
|                       |                                                | V <sub>CC</sub> ≥ 3.0 V                                                    | 800          | _   | _   | mV   |
| f <sub>pix(max)</sub> | maximum pixel frequency                        |                                                                            | 30           | _   | _   | MHz  |
| f <sub>pix(min)</sub> | minimum pixel frequency                        |                                                                            | tbf          | _   | _   | MHz  |
| $DR_{PGA}$            | PGA dynamic range                              |                                                                            | _            | 24  | _   | dB   |
| $N_{tot(rms)}$        | total noise from CDS input to ADC output       | PGA gain = 0 dB; see Figure 8                                              | _            | 1.5 | -   | LSB  |
| $E_{in(rms)}$         | equivalent input noise (RMS value)             | gain = 24 dB                                                               | -            | 70  | -   | μV   |
| P <sub>tot</sub>      | total power consumption                        | $V_{CCA} = V_{CCD} = V_{CCO} = 3 \text{ V}$                                | _            | 195 | _   | mW   |
|                       |                                                | $V_{CCA} = V_{CCD} = V_{CCO} = 2.7 \text{ V}$                              | _            | 175 | _   | mW   |

# 5. Ordering information

**Table 2: Ordering information** 

| Type number | Package |                                                                      |          |
|-------------|---------|----------------------------------------------------------------------|----------|
|             | Name    | Description                                                          | Version  |
| TDA9964HL   | LQFP48  | plastic low profile quad flat package; 48 leads; body 7 × 7 × 1.4 mm | SOT313-2 |

# **Block diagram**

0



Fig 1. Block diagram.

Objective specification

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 7. Pinning information

# 7.1 Pinning



# 7.2 Pin description

Table 3: Pin description

| Symbol            | Pin | Description                                        |
|-------------------|-----|----------------------------------------------------|
| V <sub>CCA1</sub> | 1   | analog supply voltage 1                            |
| AGND1             | 2   | analog ground 1                                    |
| AGND2             | 3   | analog ground 2                                    |
| IN                | 4   | input signal from CCD                              |
| AGND3             | 5   | analog ground 3                                    |
| AGND4             | 6   | analog ground 4                                    |
| $V_{CCA2}$        | 7   | analog supply voltage 2                            |
| CPCDS1            | 8   | clamp storage capacitor pin 1                      |
| CPCDS2            | 9   | clamp storage capacitor pin 2                      |
| DCLPC             | 10  | regulator decoupling pin                           |
| OFDOUT            | 11  | analog output of the additional 8-bit control DAC  |
| TEST              | 12  | test mode input pin (should be connected to AGND5) |
| AGND5             | 13  | analog ground 5                                    |
| V <sub>CCA3</sub> | 14  | analog supply 3                                    |

9397 750 07918

4 of 23

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 3: Pin description...continued

| Symbol            | Pin | Description                                                                         |
|-------------------|-----|-------------------------------------------------------------------------------------|
| OPGA              | 15  | PGA output (test pin)                                                               |
| OPGAC             | 16  | PGA complementary output (test pin)                                                 |
| SDATA             | 17  | serial data input for serial interface control                                      |
| SCLK              | 18  | serial clock input for serial interface                                             |
| SEN               | 19  | strobe pin for serial interface                                                     |
| VSYNC             | 20  | vertical sync pulse input                                                           |
| V <sub>CCD1</sub> | 21  | digital supply voltage 1                                                            |
| DGND1             | 22  | digital ground 1                                                                    |
| V <sub>CCO1</sub> | 23  | output supply voltage 1                                                             |
| OGND1             | 24  | digital output ground 1                                                             |
| D0                | 25  | ADC digital output 0 (LSB)                                                          |
| D1                | 26  | ADC digital output 1                                                                |
| D2                | 27  | ADC digital output 2                                                                |
| D3                | 28  | ADC digital output 3                                                                |
| D4                | 29  | ADC digital output 4                                                                |
| D5                | 30  | ADC digital output 5                                                                |
| D6                | 31  | ADC digital output 6                                                                |
| D7                | 32  | ADC digital output 7                                                                |
| D8                | 33  | ADC digital output 8                                                                |
| D9                | 34  | ADC digital output 9                                                                |
| D10               | 35  | ADC digital output 10                                                               |
| D11               | 36  | ADC digital output 11 (MSB)                                                         |
| OGND2             | 37  | output digital ground 2                                                             |
| V <sub>CCO2</sub> | 38  | output supply voltage 2                                                             |
| ŌĒ                | 39  | output enable control input (LOW: outputs active; HIGH: outputs are high impedance) |
| AGND6             | 40  | analog ground 6                                                                     |
| V <sub>CCA4</sub> | 41  | analog supply voltage 4                                                             |
| STDBY             | 42  | standby mode control input (LOW: TDA9964 active; HIGH: TDA9964 standby)             |
| BLK               | 43  | blanking control input                                                              |
| CLPOB             | 44  | clamp pulse input at optical black                                                  |
| SHP               | 45  | preset sample-and-hold pulse input                                                  |
| SHD               | 46  | data sample-and-hold pulse input                                                    |
| CLK               | 47  | data clock input                                                                    |
| CLPDM             | 48  | clamp pulse input at dummy pixel                                                    |
|                   |     |                                                                                     |

#### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 8. Limiting values

Table 4: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                                     | Conditions         | Min      | Max  | Unit |
|------------------|-----------------------------------------------|--------------------|----------|------|------|
| V <sub>CCA</sub> | analog supply voltage                         |                    | [1] -0.3 | +7.0 | V    |
| V <sub>CCD</sub> | digital supply voltage                        |                    | [1] -0.3 | +7.0 | V    |
| V <sub>CCO</sub> | digital outputs supply voltage                |                    | [1] -0.3 | +7.0 | V    |
| $\Delta V_{CC}$  | supply voltage difference:                    |                    |          |      |      |
|                  | between $V_{\text{CCA}}$ and $V_{\text{CCD}}$ |                    | -0.5     | +0.5 | V    |
|                  | between $V_{\text{CCA}}$ and $V_{\text{CCO}}$ |                    | -0.5     | +1.2 | V    |
|                  | between $V_{\text{CCD}}$ and $V_{\text{CCO}}$ |                    | -0.5     | +1.2 | V    |
| Vi               | input voltage                                 | referenced to AGND | -0.3     | +7.0 | V    |
| Io               | data output current                           |                    | _        | ±10  | mA   |
| $T_{stg}$        | storage temperature                           |                    | -55      | +150 | °C   |
| T <sub>amb</sub> | ambient temperature                           |                    | -20      | +75  | °C   |
| Tj               | junction temperature                          |                    | _        | 150  | °C   |

<sup>[1]</sup> The supply voltages  $V_{CCA}$ ,  $V_{CCD}$  and  $V_{CCO}$  may have any value between -0.3 and +7.0 V provided that the supply voltage difference  $\Delta V_{CC}$  remains as indicated.

# 9. Thermal characteristics

**Table 5: Thermal characteristics** 

| Symbol        | Parameter                                   | Conditions  | Value | Unit |
|---------------|---------------------------------------------|-------------|-------|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air | 76    | K/W  |

## 10. Characteristics

#### **Table 6: Characteristics**

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; V_{CCO} = 2.7 \text{ V}; f_{pix} = 30 \text{ MHz}; T_{amb} = 25 ^{\circ}\text{C}; unless otherwise specified.}$ 

| Symbol           | Parameter                      | Conditions                                                                           | Min | Тур | Max | Unit |
|------------------|--------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|
| Supplies         |                                |                                                                                      |     |     |     |      |
| $V_{CCA}$        | analog supply voltage          |                                                                                      | 2.7 | 3.0 | 3.6 | V    |
| $V_{CCD}$        | digital supply voltage         |                                                                                      | 2.7 | 3.0 | 3.6 | V    |
| $V_{CCO}$        | digital outputs supply voltage |                                                                                      | 2.5 | 2.7 | 3.6 | V    |
| I <sub>CCA</sub> | analog supply current          | all clamps active                                                                    | _   | 60  | _   | mA   |
| I <sub>CCD</sub> | digital supply current         |                                                                                      | _   | 3   | _   | mA   |
| I <sub>CCO</sub> | digital outputs supply current | C <sub>L</sub> = 10 pF on all data<br>outputs; input ramp<br>response time is 800 μs | _   | 1   | -   | mA   |

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 6: Characteristics...continued

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; V_{CCO} = 2.7 \text{ V}; f_{pix} = 30 \text{ MHz}; T_{amb} = 25 \,^{\circ}\text{C}; unless otherwise specified.}$ 

| Symbol                   | Parameter                                                  | Conditions                                                                                                         | Min  | Тур  | Max  | Unit      |
|--------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|-----------|
| Digital inpu             | uts                                                        |                                                                                                                    |      |      |      |           |
| Pins: SHP,               | SHD and CLK (referenced to DG                              | ND)                                                                                                                |      |      |      |           |
| V <sub>IL</sub>          | LOW-level input voltage                                    |                                                                                                                    | 0    | _    | 0.6  | V         |
| V <sub>IH</sub>          | HIGH-level input voltage                                   |                                                                                                                    | 2.2  | _    | 5.5  | V         |
| l <sub>i</sub>           | input current                                              | $0 \le V_i \le 5.5 \text{ V}$                                                                                      | -3   | -    | +3   | μΑ        |
| Z <sub>i</sub>           | input impedance                                            | f <sub>CLK</sub> = 30 MHz                                                                                          | _    | 50   | -    | $k\Omega$ |
| Ci                       | input capacitance                                          | f <sub>CLK</sub> = 30 MHz                                                                                          | -    | -    | 2    | pF        |
| Pins: CLPD               | M, CLPOB, SEN, SCLK, SDATA,                                | STBY, OE, BLK, VSYNC                                                                                               |      |      |      |           |
| V <sub>IL</sub>          | LOW-level input voltage                                    |                                                                                                                    | 0    | -    | 0.6  | V         |
| V <sub>IH</sub>          | HIGH-level input voltage                                   |                                                                                                                    | 2.2  | -    | 5.5  | V         |
| l <sub>i</sub>           | input current                                              | $0 \le V_i \le 5.5 \text{ V}$                                                                                      | -2   | _    | +2   | μΑ        |
| Clamps                   |                                                            |                                                                                                                    |      |      |      |           |
| Global char              | acteristics of the clamp loops                             |                                                                                                                    |      |      |      |           |
| t <sub>W(clamp)</sub>    | clamp active pulse width in number of pixels               | PGA code = 255 for maximum 4 LSB error                                                                             | 12   | -    | -    | pixels    |
| Input clamp              | (driven by CLPDM)                                          |                                                                                                                    |      |      |      |           |
| gm(CDS)                  | CDS input clamp transconductance                           |                                                                                                                    | _    | 20   | _    | mS        |
| Correlated               | Double Sampling (CDS)                                      |                                                                                                                    |      |      |      |           |
| V <sub>i(CDS)(p-p)</sub> | maximum peak-to-peak CDS                                   | V <sub>CC</sub> = 2.85 V                                                                                           | 650  | _    | _    | mV        |
| .(020)(p p)              | input amplitude (video signal)                             | V <sub>CC</sub> ≥ 3.0 V                                                                                            | 800  | _    | _    | mV        |
| V <sub>reset(max)</sub>  | maximum CDS input reset pulse amplitude                    |                                                                                                                    | 500  | _    | -    | mV        |
| I <sub>i(IN)</sub>       | input current into pin IN                                  | at floating gate level                                                                                             | tbf  | _    | tbf  | μΑ        |
| C <sub>i</sub>           | input capacitance                                          | <del>-</del> -                                                                                                     | _    | 2    | _    | pF        |
| t <sub>CDS(min)</sub>    | CDS control pulses minimum active time                     | V <sub>i(CDS)(p-p)</sub> = 800 mV<br>black to white transition in<br>1 pixel with 98.5%<br>V <sub>i</sub> recovery | 8    | -    | -    | ns        |
| t <sub>h(IN;SHP)</sub>   | CDS input hold time (pin IN) compared to control pulse SHP | see Figure 3 and 4                                                                                                 | 4    | -    | -    | ns        |
| h(IN;SHD)                | CDS input hold time (pin IN) compared to control pulse SHD | see Figure 3 and 4                                                                                                 | 4    | -    | -    | ns        |
| Amplifier                |                                                            |                                                                                                                    |      |      |      |           |
| OR <sub>PGA</sub>        | PGA dynamic range                                          |                                                                                                                    | _    | 24   | _    | dB        |
| ∆G <sub>PGA</sub>        | PGA gain step                                              |                                                                                                                    | 0.08 | 0.10 | 0.12 | dB        |
|                          | Digital Converter (ADC)                                    |                                                                                                                    |      |      |      |           |
| ONL                      | differential non linearity                                 | f <sub>pix</sub> = 30 MHz; ramp input                                                                              | _    | ±0.5 | ±0.9 | LSB       |
| Total chain              | characteristics (CDS + PGA +                               | <u>'</u>                                                                                                           |      |      |      |           |
| :<br>pix(max)            | maximum pixel frequency                                    | -                                                                                                                  | 30   |      | _    | MHz       |

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 6: Characteristics...continued

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; V_{CCO} = 2.7 \text{ V}; f_{pix} = 30 \text{ MHz}; T_{amb} = 25 \,^{\circ}\text{C}; unless otherwise specified.}$ 

| Symbol                   | Parameter                                                              | Conditions                                                    | Min                    | Тур        | Max       | Unit   |
|--------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|------------------------|------------|-----------|--------|
| f <sub>pix(min)</sub>    | minimum pixel frequency                                                |                                                               | tbf                    | _          | -         | MHz    |
| t <sub>CLKH</sub>        | CLK pulse width HIGH                                                   |                                                               | 12                     | _          | -         | ns     |
| t <sub>CLKL</sub>        | CLK pulse width LOW                                                    |                                                               | 12                     | _          | _         | ns     |
| $t_{d(SHD;CLK)}$         | time delay between SHD and CLK                                         | see Figure 3 and 4                                            | 10                     | -          | -         | ns     |
| t <sub>su(BLK;SHD)</sub> | set-up time of BLK compared to SHD                                     | see Figure 3 and 4                                            | 5                      | -          | _         | ns     |
| $V_{i(IN)}$              | video input dynamic signal                                             | PGA code = 00                                                 | 800                    | _          | _         | mV     |
|                          | for ADC full-scale output                                              | PGA code = 255                                                | 50                     | _          | _         | mV     |
| N <sub>tot(rms)</sub>    | total noise from CDS input to                                          | see Figure 8                                                  |                        |            |           |        |
|                          | ADC output (RMS value)                                                 | PGA gain = 0 dB                                               | _                      | 1.5        | -         | LSB    |
|                          |                                                                        | PGA gain = 9 dB                                               | _                      | 2.2        | -         | LSB    |
| E <sub>in(rms)</sub>     | equivalent input noise                                                 | PGA gain = 24 dB                                              | _                      | 70         | -         | μV     |
|                          | voltage (RMS value)                                                    | PGA gain = 9 dB                                               | _                      | 140        | -         | μV     |
| $O_{CCD(max)}$           | maximum offset between CCD floating level and CCD dark pixel level     |                                                               | -100                   | -          | +100      | mV     |
| Digital-to-an            | alog converter (OFDOUT DAG                                             | C)                                                            |                        |            |           |        |
| V <sub>OFDOUT(p-p)</sub> | additional 8-bit control DAC (OFD) output voltage (peak-to-peak value) | $R_i = 1 M\Omega$                                             | -                      | 1.0        | -         | V      |
| V <sub>OFDOUT(0)</sub>   | DC output voltage for code 0                                           |                                                               | _                      | AGND       | _         | V      |
| V <sub>OFDOUT(255)</sub> | DC output voltage for code 255                                         |                                                               | -                      | AGND + 1.0 | -         | V      |
| TC <sub>DAC</sub>        | DAC output range temperature coefficient                               |                                                               | _                      | 250        | -         | ppm/°C |
| Z <sub>OFDOUT</sub>      | DAC output impedance                                                   |                                                               | _                      | 2000       | -         | Ω      |
| I <sub>OFDOUT</sub>      | OFD output current drive                                               | static                                                        | _                      | _          | 100       | μΑ     |
| Digital outpu            | uts (f <sub>pix</sub> = 30 MHz; C <sub>L</sub> = 10 pF)                | ; see Figure 3 and 4                                          |                        |            |           |        |
| V <sub>OH</sub>          | HIGH-level output voltage                                              | $I_{OH} = -1 \text{ mA}$                                      | V <sub>CCO</sub> - 0.5 | _          | $V_{CCO}$ | V      |
| $V_{OL}$                 | LOW-level output voltage                                               | I <sub>OL</sub> = 1 mA                                        | 0                      | _          | 0.5       | V      |
| l <sub>OZ</sub>          | output current in 3-state mode                                         | $0.5 \text{ V} < \text{V}_{\text{o}} < \text{V}_{\text{CCO}}$ | -20                    | -          | +20       | μΑ     |
| t <sub>h(o)</sub>        | output hold time                                                       |                                                               | 5                      | _          | _         | ns     |
| t <sub>d(o)</sub>        | output delay time                                                      | $C_L = 10 \text{ pF}; V_{CCO} = 3.0 \text{ V}$                | _                      | 12         | tbf       | ns     |
|                          |                                                                        | $C_L = 10 \text{ pF}; V_{CCO} = 2.7 \text{ V}$                | _                      | 14         | tbf       | ns     |
| C <sub>L</sub>           | output load capacitance                                                |                                                               | _                      | _          | 15        | pF     |
| Serial interfa           | ace                                                                    |                                                               |                        |            |           |        |
| f <sub>SCLK(max)</sub>   | maximum frequency of serial interface                                  |                                                               | 10                     | _          | _         | MHz    |

Objective specification

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras



Fig 3. Pixel frequency timing diagram; all polarities active HIGH.

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

9397 750 07918

Objective specification



## 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras





### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras



Fig 7. Total gain from CDS input to ADC input as a function of PGA input code.



Noise measurement at ADC outputs: Coupling capacitor at input is grounded, so only noise contribution of the front-end is evaluated. Front-end works at 30 Mpixels with line of 1024 pixels of which the first 40 lines are used to run CLPOB and the last 40 lines for CLPDM. Data at the ADC outputs is measured during the other pixels. As a result, the standard deviation of the codes statistic is computed, resulting in the noise. No quantization noise is taken into account as there is no input.

Fig 8. Typical total noise performance as a function of PGA gain.

12 of 23

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras







## 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 7: Serial interface programming

| Add             | Address bits |            |            | Data bits D9 to D0                                                                                                                                                       |
|-----------------|--------------|------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А3              | <b>A2</b>    | <b>A</b> 1 | Α0         |                                                                                                                                                                          |
| 0               | 0            | 0          | 0          | PGA gain control (SD7 to SD0)                                                                                                                                            |
| 0               | 0            | 0          | 1          | DAC OFDOUT output control (SD7 to SD0)                                                                                                                                   |
| 0               | 0            | 1          | 0          | ADC clamp reference control (SD6 to SD0); from code 0 to 127                                                                                                             |
| 0               | 0            | 1          | 1          | control pulses (pins SHP, SHD, CLPDM, CLPOB, BLK and CLK) polarity settings; SD2, SD6, SD7 and SD9 should be set to logic 1; for SD6 and SD7 see Table 9, 10, 11, and 12 |
| 0               | 1            | 0          | 0          | SD7 = 0 by default; SD7 = 1 PGA gain up to 36 dB but noise and clamp behaviour are not guaranteed                                                                        |
| 1               | 1            | 1          | 1          | initialization (SD11 to SD0 = 0)                                                                                                                                         |
| other addresses |              | 1          | test modes |                                                                                                                                                                          |

#### **Table 8: Polarity settings**

| Symbol      | Pin       | Serial control bit | Active edge or level    |
|-------------|-----------|--------------------|-------------------------|
| SHP and SHD | 45 and 46 | SD4                | 1 = HIGH; 0 = LOW       |
| CLK         | 47        | SD5                | 1 = rising; 0 = falling |
| CLPDM       | 48        | SD0                | 1 = HIGH; 0 = LOW       |
| CLPOB       | 44        | SD1                | 1 = HIGH; 0 = LOW       |
| BLK         | 43        | SD3                | 1 = HIGH; 0 = LOW       |
| VSYNC       | 20        | SD8                | 0 = rising; 1 = falling |

#### Table 9: Standby control using pin STDBY

| Bit SD7 of register 0011 | STDBY | ADC digital outputs<br>D11 to D0 | $I_{CCA} + I_{CCO} + I_{CCD}$ (typ.) |
|--------------------------|-------|----------------------------------|--------------------------------------|
| 1                        | 1     | last logic state                 | 1.5 mA                               |
|                          | 0     | active                           | 65 mA                                |
| 0                        | 1     | active                           | 65 mA                                |
|                          | 0     | test logic state                 | 1.5 mA                               |

#### Table 10: Output enable selection using output enable pin (OE)

| Bit SD6 of register 0011 | OE | ADC digital outputs D11 to D0 |
|--------------------------|----|-------------------------------|
| 1                        | 0  | active, binary                |
|                          | 1  | high impedance                |
| 0                        | 0  | high impedance                |
|                          | 1  | active binary                 |

Table 11: Standby control by serial interface (register address A3 = 0, A2 = 0, A1 = 1 and A0 = 1); pin STDBY connected to ground

| SD7 | ADC digital outputs D11 to D0 | I <sub>CCA</sub> + I <sub>CCO</sub> + I <sub>CCD</sub> (typ.) |
|-----|-------------------------------|---------------------------------------------------------------|
| 0   | last logic state              | 1.5 mA                                                        |
| 1   | active                        | 65 mA                                                         |

#### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 12: Output enable control by serial interface (register address A3 = 0, A2 = 0, A1 = 1 and A0 = 1); output enable pin  $(\overline{OE})$  connected to ground

| SD6 | ADC digital outputs D11 to D0 |
|-----|-------------------------------|
| 0   | high impedance                |
| 1   | active binary                 |

# 11. Application information



- (1) Pins SEN and VSYNC should be interconnected when the vertical sync signal is not available.
- (2) Input signals IN, SHD and SHP must be adjusted to comply with timing signals t<sub>h(IN;SHP)</sub> and t<sub>h(IN;SHD)</sub> (see Section 10 "Characteristics").

Fig 11. Application diagram.

#### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

### 11.1 Power and grounding recommendations

When designing a printed-circuit board for applications such as PC cameras, surveillance cameras, camcorders and digital still cameras, care should be taken to minimize the noise.

For the front-end integrated circuit, the basic rules of printed-circuit board design and implementation of analog components (such as classical operational amplifiers) must be respected, particularly with respect to power and ground connections.

The following additional recommendation is given for the CDS input pin(s) which is (are) internally connected to the programmable gain amplifier:

The connections between CCD interface and CDS input should be as short as possible and a ground ring protection around these connections can be beneficial. Separate analog and digital supplies provide the best solution. If it is not possible to do this on the board, the analog supply pins must be decoupled effectively from the digital supply pins. If the same power supply and ground are used for all the pins, the decoupling capacitors must be placed as closely as possible to the IC package.

To minimize the noise caused by package and die parasitics in a two-ground system, the following recommendation must be implemented:

All analog and digital supply pins must be decoupled to the analog ground plane. Only the ground pin associated with the digital outputs must be connected to the digital ground plane. All other ground pins should be connected to the analog ground plane. The analog and digital ground planes must be connected together at one point as closely as possible to the ground pin associated with the digital outputs.

The digital output pins and their associated lines should be shielded by the digital ground plane, which can then be used as return path for digital signals.

16 of 23

## 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 12. Package outline

#### LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm

SOT313-2



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L   | Lp           | v   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| mm   | 1.60      | 0.20<br>0.05   | 1.45<br>1.35   | 0.25           | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9       | 7.1<br>6.9       | 0.5 | 9.15<br>8.85   | 9.15<br>8.85 | 1.0 | 0.75<br>0.45 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55                  | 0.95<br>0.55                  | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT313-2 | 136E05 | MS-026 |          |            |            | <del>99-12-27</del><br>00-01-19 |  |

Fig 12. SOT313-2.

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 13. Handling information

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

# 14. Soldering

## 14.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

# 14.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C small/thin packages.

## 14.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

9397 750 07918 © Philips Electronics N.V. 2001. All rights reserved.

#### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250  $^{\circ}$ C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

# 14.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

## 14.5 Package related soldering information

Table 13: Suitability of surface mount IC packages for wave and reflow soldering methods

| Package                                                | Soldering method               |                       |  |  |  |
|--------------------------------------------------------|--------------------------------|-----------------------|--|--|--|
|                                                        | Wave                           | Reflow <sup>[1]</sup> |  |  |  |
| BGA, HBGA, LFBGA, SQFP, TFBGA                          | not suitable                   | suitable              |  |  |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP,<br>HTSSOP, HVQFN, SMS | not suitable [2]               | suitable              |  |  |  |
| PLCC[3], SO, SOJ                                       | suitable                       | suitable              |  |  |  |
| LQFP, QFP, TQFP                                        | not recommended [3][4]         | suitable              |  |  |  |
| SSOP, TSSOP, VSO                                       | not recommended <sup>[5]</sup> | suitable              |  |  |  |

- [1] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [2] These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- [3] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [4] Wave soldering is only suitable for LQFP, QFP and TQFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [5] Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 15. Revision history

## **Table 14: Revision history**

| Rev | Date     | CPCN | Description                              |
|-----|----------|------|------------------------------------------|
| 03  | 20010116 | -    | Objective specification; third version   |
| 02  | 20000801 | -    | Objective specification; second version  |
| 01  | 20000502 | -    | Objective specification; initial version |

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

#### 16. Data sheet status

| Datasheet status          | Product status | Definition [1]                                                                                                                                                                                                                                             |
|---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                          |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                       |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### 17. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## 18. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# Philips Semiconductors - a worldwide company

Argentina: see South America

**Australia:** Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 **Austria:** Tel. +43 160 101, Fax. +43 160 101 1210 **Belarus:** Tel. +375 17 220 0733, Fax. +375 17 220 0773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Tel. +359 268 9211, Fax. +359 268 9102

Canada: Tel. +1 800 234 7381

China/Hong Kong: Tel. +852 2 319 7888, Fax. +852 2 319 7700

**Colombia:** see South America **Czech Republic:** see Austria

**Denmark:** Tel. +45 3 288 2636, Fax. +45 3 157 0044 **Finland:** Tel. +358 961 5800, Fax. +358 96 158 0920 **France:** Tel. +33 14 099 6161, Fax. +33 14 099 6427 **Germany:** Tel. +49 40 23 5360, Fax. +49 402 353 6300 **Hungary:** Tel. +36 1 382 1700, Fax. +36 1 382 1800 **India:** Tel. +91 22 493 8541, Fax. +91 22 493 8722

Indonesia: see Singapore

Ireland: Tel. +353 17 64 0000, Fax. +353 17 64 0200 Israel: Tel. +972 36 45 0444, Fax. +972 36 49 1007 Italy: Tel. +39 039 203 6838, Fax +39 039 203 6800 Japan: Tel. +81 33 740 5130, Fax. +81 3 3740 5057 Korea: Tel. +82 27 09 1412, Fax. +82 27 09 1415 Malaysia: Tel. +60 37 50 5214, Fax. +60 37 57 4880

Mexico: Tel. +9-5 800 234 7381

Middle East: see Italy

For all other countries apply to: Philips Semiconductors,

Marketing Communications,

Building BE, P.O. Box 218, 5600 MD EINDHOVEN,

The Netherlands, Fax. +31 40 272 4825

Netherlands: Tel. +31 40 278 2785, Fax. +31 40 278 8399 New Zealand: Tel. +64 98 49 4160, Fax. +64 98 49 7811 Norway: Tel. +47 22 74 8000, Fax. +47 22 74 8341 Philippines: Tel. +63 28 16 6380, Fax. +63 28 17 3474 Poland: Tel. +48 22 5710 000, Fax. +48 22 5710 001

**Portugal:** see Spain **Romania:** see Italy

**Russia:** Tel. +7 095 755 6918, Fax. +7 095 755 6919 **Singapore:** Tel. +65 350 2538, Fax. +65 251 6500

**Slovakia:** see Austria **Slovenia:** see Italy

**South Africa:** Tel. +27 11 471 5401, Fax. +27 11 471 5398 **South America:** Tel. +55 11 821 2333, Fax. +55 11 829 1849

**Spain:** Tel. +34 33 01 6312, Fax. +34 33 01 4107 **Sweden:** Tel. +46 86 32 2000, Fax. +46 86 32 2745 **Switzerland:** Tel. +41 14 88 2686, Fax. +41 14 81 7730 **Taiwan:** Tel. +886 22 134 2451, Fax. +886 22 134 2874 **Thailand:** Tel. +66 23 61 7910, Fax. +66 23 98 3447 **Turkey:** Tel. +90 216 522 1500, Fax. +90 216 522 1813 **Ukraine:** Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Tel. +44 208 730 5000, Fax. +44 208 754 8421

United States: Tel. +1 800 234 7381 Uruguay: see South America Vietnam: see Singapore

Yugoslavia: Tel. +381 11 3341 299, Fax. +381 11 3342 553

Internet: http://www.semiconductors.philips.com

(SCA71)

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

## **Contents**

| 1    | Description                              |
|------|------------------------------------------|
| 2    | Features                                 |
| 3    | Applications                             |
| 4    | Quick reference data                     |
| 5    | Ordering information                     |
| 6    | Block diagram 3                          |
| 7    | Pinning information                      |
| 7.1  | Pinning                                  |
| 7.2  | Pin description 4                        |
| 8    | Limiting values                          |
| 9    | Thermal characteristics6                 |
| 10   | Characteristics                          |
| 11   | Application information                  |
| 11.1 | Power and grounding recommendations 16   |
| 12   | Package outline                          |
| 13   | Handling information                     |
| 14   | <b>Soldering</b>                         |
| 14.1 | Introduction to soldering surface mount  |
|      | packages                                 |
| 14.2 | Reflow soldering                         |
| 14.3 | Wave soldering                           |
| 14.4 | Manual soldering                         |
| 14.5 | Package related soldering information 19 |
| 15   | Revision history                         |
| 16   | Data sheet status 21                     |
| 17   | <b>Definitions</b>                       |
| 18   | Disclaimers 21                           |

#### © Philips Electronics N.V. 2001.

**Printed in The Netherlands** 

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 16 January 2001 Document order number: 9397 750 07918

