



# COM Express<sup>™</sup> conga-B915

Intel<sup>®</sup> Celeron M processors with an Intel<sup>®</sup> 910GMLE or 915GME chipset

User's Guide

Revision 1.0



# **Revision History**

| Revision | Date (dd.mm.yy) | Author | Changes                                                                                                                                                                                                                                                                                                                                    |
|----------|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1      | 04.04.08        | GDA    | Preliminary release                                                                                                                                                                                                                                                                                                                        |
| 1.0      | 02.03.10        | GDA    | Official release. Corrected section 4.1.11 'Power Control' by changing SUS_S5#/PS_ON to SUS_S3#/PS_ON. Corrected SUS_S3# and SUS_S5# pin descriptions in Table 15 'Power and System Management Signal Descriptions'. Added pin numbers to sections 7, "Signal Descriptions and Pinout Tables." Updated section 9 "BIOS Setup Description". |



# **Preface**

This user's guide provides information about the components, features, connectors and BIOS Setup menus available on the conga-B915. It is one of three documents that should be referred to when designing a COM Express<sup>™</sup> application. The other reference documents that should be used include the following:

COM Express™ Design Guide

COM Express<sup>™</sup> Specification

The links to these documents can be found on the congatec AG website at www.congatec.com

### **Disclaimer**

The information contained within this user's guide, including but not limited to any product specification, is subject to change without notice.

congatec AG provides no warranty with regard to this user's guide or any other information contained herein and hereby expressly disclaims any implied warranties of merchantability or fitness for any particular purpose with regard to any of the foregoing. congatec AG assumes no liability for any damages incurred directly or indirectly from any technical or typographical errors or omissions contained herein or for discrepancies between the product and the user's guide. In no event shall congatec AG be liable for any incidental, consequential, special, or exemplary damages, whether based on tort, contract or otherwise, arising out of or in connection with this user's guide or any other information contained herein or the use thereof.

### **Intended Audience**

This user's guide is intended for technically qualified personnel. It is not intended for general audiences.



## **Symbols**

The following symbols are used in this user's guide:



Warnings indicate conditions that, if not observed, can cause personal injury.



Cautions warn the user about how to prevent damage to hardware or loss of data.

Note

Notes call attention to important information that should be observed.

## Terminology

| Term   | Description                         |  |
|--------|-------------------------------------|--|
| GB     | Gigabyte (1,073,741,824 bytes)      |  |
| GHz    | Gigahertz (one billion hertz)       |  |
| kB     | Kilobyte (1024 bytes)               |  |
| MB     | Megabyte (1,048,576 bytes)          |  |
| Mbit   | Megabit (1,048,576 bits)            |  |
| kHz    | Kilohertz (one thousand hertz)      |  |
| MHz    | Megahertz (one million hertz)       |  |
| TDP    | Thermal Design Power                |  |
| PCIe   | PCI Express                         |  |
| SATA   | Serial ATA                          |  |
| PATA   | Parallel ATA                        |  |
| T.O.M. | Top of memory = max. DRAM installed |  |
| HDA    | High Definition Audio               |  |
| I/F    | Interface                           |  |
| N.C.   | Not connected                       |  |
| N.A.   | Not available                       |  |
| TBD    | To be determined                    |  |



### **Copyright Notice**

Copyright © 2008, congatec AG. All rights reserved. All text, pictures and graphics are protected by copyrights. No copying is permitted without written permission from congatec AG.

Some of the information found in this user's guide has been extracted WITH EXPRESS PERMISSION from the following COPYRIGHTED American Megatrends, Inc documents:

- AMIBIOS8\_HDD\_Security.pdf
- AMIBIOS8-Flash-Recovery-Whitepaper.pdf
- AMIBIOS8\_SerialRedirection.pdf
- AMIBIOS8 Setup User's Guide

The above mentioned documents are Copyright© 2005 American Megatrends, Inc. All rights reserved. All text, pictures and graphics are protected by copyrights. No copying is permitted without written permission from American Megatrends, Inc.

congatec AG has made every attempt to ensure that the information in this document is accurate yet the information contained within is supplied "as-is".

### **Trademarks**

Intel and Pentium are registered trademarks of Intel Corporation. Expresscard is a registered trademark of Personal Computer Memory Card International Association (PCMCIA). COM Express™ is a registered trademark of PCI Industrial Computer Manufacturers Group. PCI Express is a registered trademark of Peripheral Component Interconnect Special Interest Group (PCI-SIG). I<sup>2</sup>C is a registered trademark of Philips Corporation. CompactFlash is a registered trademark of CompactFlash Association. Winbond is a registered trademark of Winbond Electronics Corp. AVR is a registered trademark of Atmel Corporation. ETX is a registered trademark of Kontron AG. AMICORE8 is a registered trademark of American Megatrends Inc. Microsoft®, Windows®, Windows CE®, Windows XP® and Windows Vista® are registered trademarks of Microsoft Corporation. VxWorks is a registered trademark of WindRiver. conga, congatec and XTX are registered trademark of congatec AG. All product names and logos are property of their owners.



#### Warranty

congatec AG makes no representation, warranty or guaranty, express or implied regarding the products except its standard form of limited warranty ("Limited Warranty"). congatec AG may in its sole discretion modify its Limited Warranty at any time and from time to time.

Beginning on the date of shipment to its direct customer and continuing for the published warranty period, congatec AG represents that the products are new and warrants that each product failing to function properly under normal use, due to a defect in materials or workmanship or due to non conformance to the agreed upon specifications, will be repaired or exchanged, at congatec AG's option and expense.

Customer will obtain a Return Material Authorization ("RMA") number from congatec AG prior to returning the non conforming product freight prepaid. congatec AG will pay for transporting the repaired or exchanged product to the customer.

Repaired, replaced or exchanged product will be warranted for the repair warranty period in effect as of the date the repaired, exchanged or replaced product is shipped by congatec AG, or the remainder of the original warranty, whichever is longer. This Limited Warranty extends to congatec AG's direct customer only and is not assignable or transferable.

Except as set forth in writing in the Limited Warranty, congatec AG makes no performance representations, warranties, or guarantees, either express or implied, oral or written, with respect to the products, including without limitation any implied warranty (a) of merchantability, (b) of fitness for a particular purpose, or (c) arising from course of performance, course of dealing, or usage of trade.

congatec AG shall in no event be liable to the end user for collateral or consequential damages of any kind. congatec AG shall not otherwise be liable for loss, damage or expense directly or indirectly arising from the use of the product or from any other cause. The sole and exclusive remedy against congatec AG, whether a claim sound in contract, warranty, tort or any other legal theory, shall be repair or replacement of the product only.

### **COM Express™ Concept**

COM Express<sup>™</sup> is an open industry standard defined specifically for COMs (computer on modules). It's creation provides the ability to make a smooth transition from legacy parallel interfaces to the newest technologies based on serial buses available today. COM Express<sup>™</sup> modules are available in following form factors:

- Compact 95mm x 95mm
- Basic 125mm x 95mm
- Extended 155mm x 110mm



The COM Express<sup>™</sup> specification 1.0 defines five different pinout types.

| Types  | Connector Rows | PCI Express Lanes | PCI    | IDE Channels | LAN ports |
|--------|----------------|-------------------|--------|--------------|-----------|
| Type 1 | A-B            | Up to 6           |        |              | 1         |
| Туре 2 | A-B C-D        | Up to 22          | 32 bit | 1            | 1         |
| Туре 3 | A-B C-D        | Up to 22          | 32 bit |              | 3         |
| Type 4 | A-B C-D        | Up to 32          |        | 1            | 1         |
| Туре 5 | A-B C-D        | Up to 32          |        |              | 3         |

congatec AG modules utilize the Type 2 pinout definition. They are equipped with two high performance connectors that ensure stable data throughput.

The COM (computer on module) integrates all the core components and is mounted onto an application specific carrier board. COM modules are a legacy-free design (no Super I/O, PS/2 keyboard and mouse) and provide most of the functional requirements for any application. These functions include, but are not limited to, a rich complement of contemporary high bandwidth serial interfaces such as PCI Express, Serial ATA, USB 2.0, and Gigabit Ethernet. The Type 2 pinout provides the ability to offer 32-bit PCI, Parallel ATA, and LPC options thereby expanding the range of potential peripherals. The robust thermal and mechanical concept, combined with extended power-management capabilities, is perfectly suited for all applications.

Carrier board designers can utilize as little or as many of the I/O interfaces as deemed necessary. The carrier board can therefore provide all the interface connectors required to attach the system to the application specific peripherals. This versatility allows the designer to create a dense and optimized package, which results in a more reliable product while simplifying system integration. Most importantly, COM Express<sup>™</sup> modules are scalable, which means once an application has been created there is the ability to diversify the product range through the use of different performance class or form factor size modules. Simply unplug one module and replace it with another, no redesign is necessary.

### Certification

congatec AG is certified to DIN EN ISO 9001:2000 standard.

## **Technical Support**

congatec AG technicians and engineers are committed to providing the best possible technical support for our customers so that our products can be easily used and implemented. We request that you first visit our website at www.congatec.com for the latest documentation, utilities and drivers, which have been made available to assist you. If you still require assistance after visiting our website then contact our technical support department by email at support@congatec.com





#### Lead-Free Designs (RoHS)

All congatec AG designs are created from lead-free components and are completely RoHS compliant.

### **Electrostatic Sensitive Device**



All congatec AG products are electrostatic sensitive devices and are packaged accordingly. Do not open or handle a congatec AG product except at an electrostatic-free workstation. Additionally, do not ship or store congatec AG products near strong electrostatic, electromagnetic, magnetic, or radioactive fields unless the device is contained within its original manufacturer's packaging. Be aware that failure to comply with these guidelines will void the congatec AG Limited Warranty.

#### conga-B915 Options Information

The conga-B915 is currently available in three different standard variants that feature the Intel<sup>®</sup> 82910GMLE chipset. This user's guide describes all of these options. Below you will find an order table showing the different configurations that are currently offered by congatec AG. Check the table for the Part no./Order no. that applies to your product. This will tell you what options described in this user's guide are available on your particular module.

| Part-No.   | 057741                              | 077587                                  | 025540                           |
|------------|-------------------------------------|-----------------------------------------|----------------------------------|
| Processsor | Intel <sup>®</sup> Celeron M 600MHz | Intel <sup>®</sup> Celeron M 373 1.0GHz | Intel <sup>®</sup> Celeron M 370 |
|            | ULV (Ultra Low Voltage)             | ULV (Ultra Low Voltage)                 | 1.5GHz                           |
| Chipset    | 82910GMLE                           | 82910GMLE                               | 82910GMLE                        |
| L2 Cache   | 512 kByte                           | 512 kByte                               | 1 MByte                          |
| FSB        | 400MHz                              | 400MHz                                  | 400MHz                           |
| CPU TDP    | 7 W                                 | 5 W                                     | 21 W                             |

### Note

For completeness this user's guide describes the features found on conga-B915 modules that are equipped with either the Intel<sup>®</sup> 82910GMLE or 82915GME chipset. For information about pricing and availability of conga-B915 modules that feature the Intel<sup>®</sup> 82915GME chipset, contact your local congatec sales representative.



# Contents

| 1                                                                                                                | Specifications                                                                                                                                                                                                                                                                                                                                                                                    | 12                                                                               |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 1.1<br>1.2<br>1.3<br>1.4<br>1.4.1<br>1.4.2<br>1.5<br>1.5.1<br>1.5.2<br>1.5.3<br>1.6<br>1.6.1<br>1.7              | Feature List<br>Supported Operating Systems<br>Mechanical Dimensions<br>Supply Voltage Standard Power<br>Electrical Characteristics<br>Rise Time<br>Power Consumption<br>Intel® Celeron M 600MHz 512k L2 cache<br>Intel® Celeron M 1.0GHz 512k L2 cache<br>Intel® Celeron M 1.5GHz 1MB L2 cache<br>Supply Voltage Battery Power<br>CMOS Battery Power Consumption<br>Environmental Specifications | 13<br>13<br>14<br>14<br>15<br>16<br>17<br>17<br>17                               |
| 2                                                                                                                | Block Diagram                                                                                                                                                                                                                                                                                                                                                                                     | 19                                                                               |
| 3                                                                                                                | Heatspreader                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                  |
| 3.1                                                                                                              | Heatspreader Dimensions                                                                                                                                                                                                                                                                                                                                                                           |                                                                                  |
| 4                                                                                                                | Connector Subsystems Rows A, B, C, D                                                                                                                                                                                                                                                                                                                                                              | 22                                                                               |
| 4.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.9<br>4.1.10<br>4.1.11<br>4.1.12<br>4.2 | Primary Connector Rows A and B<br>Serial ATA™ (SATA)<br>USB 2.0.<br>AC'97 Digital Audio Interface/HDA<br>Gigabit Ethernet<br>LPC Bus<br>I <sup>2</sup> C Bus 400kHz<br>PCI Express™<br>ExpressCard™<br>Graphics Output (VGA/CRT)<br>LCD<br>Power Control<br>Power Management<br>Secondary Connector Rows C and D                                                                                  | 23<br>23<br>23<br>24<br>24<br>24<br>24<br>24<br>24<br>24<br>24<br>24<br>25<br>26 |
| 4.2.1                                                                                                            | PCI Express Graphics (PEG)                                                                                                                                                                                                                                                                                                                                                                        |                                                                                  |

| SDVO<br>PCI Bus<br>IDE (PATA)                                                                                                                                                              | 26                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Additional Features                                                                                                                                                                        | 27                         |
| Watchdog<br>Onboard Microcontroller<br>Embedded BIOS<br>Simplified Overview of BIOS Setup Data Backup<br>Security Features<br>Suspend to Ram<br>congatec Battery Management Interface      | 27<br>27<br>28<br>29<br>29 |
| conga Tech Notes                                                                                                                                                                           | 30                         |
| Comparison of I/O APIC to 8259 PIC Interrupt mode<br>Native vs. Compatible IDE mode<br>Compatible Mode                                                                                     | 30                         |
| Native<br>Intel <sup>®</sup> Processor Features<br>Thermal Monitor and Catastrophic Thermal Protection<br>Processor Performance Control<br>Thermal Management                              | 30<br>31<br>31<br>32       |
| ACPI Suspend Modes and Resume Events<br>USB 2.0 EHCI Host Controller Support                                                                                                               |                            |
| Signal Descriptions and Pinout Tables                                                                                                                                                      | 37                         |
| <ul> <li>A-B Connector Signal Descriptions.</li> <li>A-B Connector Pinout</li> <li>C-D Connector Signal Descriptions</li> <li>C-D Connector Pinout.</li> <li>Boot Strap Signals</li> </ul> | 45<br>47<br>53             |
| System Resources                                                                                                                                                                           | 56                         |
| System Memory Map<br>I/O Address Assignment<br>LPC Bus                                                                                                                                     | 57                         |
|                                                                                                                                                                                            |                            |

4.2.2 4.2.3 4.2.4

5 5.1 5.2 5.3 5.3.1 5.4 5.5 5.6 6 6.1 6.2 6.2.1 6.2.2 6.3 6.3.1 6.3.2 6.4 6.5 6.6 7 7.1 7.2 7.3 7.4 7.5 8 8.1 8.2 8.2.1



| 8.3     | Interrupt Request (IRQ) Lines                 | 59 |
|---------|-----------------------------------------------|----|
| 8.4     | PCI Configuration Space Map6                  | 31 |
| 8.5     | PCI Interrupt Routing Map6                    | 32 |
| 8.6     | PCI Bus Masters                               | 33 |
| 8.7     | I <sup>2</sup> C Bus6                         | 33 |
| 8.8     | SM Bus6                                       | 33 |
| 9       | BIOS Setup Description6                       | 34 |
| 9.1     | Entering the BIOS Setup Program               | 34 |
| 9.1.1   | Boot Selection Popup6                         |    |
| 9.1.2   | Manufacturer Default Settings                 | 34 |
| 9.2     | Setup Menu and Navigation6                    | 34 |
| 9.3     | Main Setup Screen                             | 35 |
| 9.4     | Advanced Setup6                               | 36 |
| 9.4.1   | ACPI Configuration Submenu                    | 37 |
| 9.4.2   | PCI Configuration Submenu                     | 39 |
| 9.4.2.1 | PCI IRQ Resource Exclusion Submenu            | 39 |
| 9.4.2.2 | PCI Interrupt Routing Submenu6                | 39 |
| 9.4.3   | Graphics Configuration Submenu                | 70 |
| 9.4.4   | CPU Configuration Submenu                     | 73 |
| 9.4.5   | Chipset Configuration Submenu                 | 74 |
| 9.4.6   | I/O Interface Configuration Submenu           | 75 |
| 9.4.6.1 | SIO Winbond W83627 Configuration7             | 75 |
| 9.4.6.2 | SIO SMSC SCH3114 Configuration                | 76 |
| 9.4.7   | Clock Configuration                           | 76 |
| 9.4.8   | IDE Configuration Submenu                     | 77 |
| 9.4.8.1 | Primary/Secondary IDE Master/Slave Submenu    | 78 |
| 9.4.9   | USB Configuration Submenu                     | 79 |
| 9.4.9.1 | USB Mass Storage Device Configuration Submenu | 30 |
| 9.4.10  | Keyboard/Mouse Configuration Submenu          | 30 |
| 9.4.11  | Remote Access Configuration Submenu           | 31 |
| 9.4.12  | Hardware Monitoring Submenu                   |    |
| 9.4.13  | Watchdog Configuration Submenu                | 33 |
| 9.5     | Boot Setup                                    |    |
| 9.5.1   | Boot Device Priority                          | 34 |
| 9.5.2   | Boot Settings Configuration                   | 35 |
| 9.6     | Security Setup                                |    |
| 9.6.1   | Security Settings                             | 36 |
| 9.6.2   | Hard Disk Security                            | 37 |

|         |                                     | npull |
|---------|-------------------------------------|-------|
| 9.6.2.1 | Hard Disk Security User Password    | 87    |
| 9.6.2.2 | Hard Disk Security Master Password  | 87    |
| 9.7     | Power Setup                         | 88    |
| 9.7.1   | Exit Menu                           | 88    |
| 10      | Additional BIOS Features            | 89    |
| 10.1    | Updating the BIOS                   | 89    |
| 10.2    | BIOS Recovery                       | 89    |
| 10.2.1  | BIOS Recovery via Storage Devices   | 89    |
| 10.2.2  | BIOS Recovery via Serial Port       | 90    |
| 10.3    | Serial Port and Console Redirection | 90    |
| 10.4    | BIOS Security Features              | 90    |
| 10.5    | Hard Disk Security Features         |       |
| 11      | Industry Specifications             | 92    |
|         |                                     |       |



# **List of Tables**

| Table 1  | Feature Summary                                              | . 12 |
|----------|--------------------------------------------------------------|------|
| Table 2  | Signal Tables Terminology Descriptions                       | . 37 |
| Table 3  | AC'97/Intel® High Definition Audio Link Signals Descriptions | . 38 |
| Table 4  | Gigabit Ethernet Signal Descriptions                         |      |
| Table 5  | Serial ATA Signal Descriptions                               | . 39 |
| Table 6  | PCI Express Signal Descriptions (general purpose)            | . 40 |
| Table 7  | ExpressCard Support Pins Descriptions                        | . 40 |
| Table 8  | LPC Signal Descriptions                                      | . 41 |
| Table 9  | USB Signal Descriptions                                      | . 41 |
| Table 10 | CRT Signal Descriptions                                      | . 42 |
| Table 11 | LVDS Signal Descriptions                                     | . 42 |
| Table 12 | TV-Out Signal Descriptions                                   |      |
| Table 13 | Miscellaneous Signal Descriptions                            | . 43 |
| Table 14 | General Purpose I/O Signal Descriptions                      | . 44 |
| Table 15 | Power and System Management Signal Descriptions              | . 44 |
| Table 16 | Power and GND Signal Descriptions                            |      |
| Table 17 | Connector A-B Pinout                                         | . 45 |
| Table 18 | PCI Signal Descriptions                                      | . 47 |
| Table 19 | IDE Signal Descriptions                                      | . 48 |
| Table 20 | PCI Express Signal Descriptions (x16 Graphics)               | . 49 |
| Table 21 | SDVO Signal Descriptions                                     | . 51 |
| Table 22 | Module Type Definition Signal Description                    | . 52 |
| Table 23 | Power and GND Signal Descriptions                            |      |
| Table 24 | Miscellaneous Signal Descriptions                            | . 52 |
| Table 25 | Connector C-D Pinout                                         |      |
| Table 26 | Boot Strap Signal Descriptions                               | . 55 |
| Table 27 | Memory Map                                                   | . 56 |
| Table 28 | I/O Address Assignment                                       | . 57 |
| Table 29 | IRQ Lines in PIC mode                                        | . 59 |
| Table 30 | IRQ Lines in APIC mode                                       | . 60 |
| Table 31 | PCI Configuration Space Map                                  | . 61 |
| Table 32 | PCI Interrupt Routing Map                                    | . 62 |
| Table 33 | PCI Interrupt Routing Map (continued)                        | . 62 |
|          |                                                              |      |



# **1 Specifications**

## 1.1 Feature List

#### Table 1Feature Summary

| Form Factor              | Based on COM Express™ standard pinout Type 2 (Basic size 95 x 125mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor                | Intel <sup>®</sup> Celeron M 600MHz with 512 kB L2 cache ULV (Ultra Low Voltage)<br>Intel <sup>®</sup> Celeron M 373 ULV 1.0GHz, with 512 kB L2 cache (Ultra Low Voltage)<br>Intel <sup>®</sup> Celeron M 370 1.5GHz, with 1 MB L2 cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Memory                   | 1 socket: SO-DIMM DDR2 up to 2 GB physical memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Chipset                  | Graphics and Memory Controller Hub (GMCH) Intel® 82910GMLE or 82915GME<br>Intel® I/O Controller Hub 82801FBM (ICH6M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Audio                    | AC'97 Rev.2.3 compatible, HDA (High Definition Audio)/digital audio interface with support for multiple codecs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Ethernet                 | Gigabit Ethernet, Realtek RTL8111 (uses one x1 PCI Express Link)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Graphics Options         | Intel® Graphics Media Accelerator 900 with max.224MByte Dynamic Video Memory Technology (DVMT 3.0) as well as Dual independent display support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                          | <ul> <li>CRT Interface: 400 MHz RAMDAC<br/>Resolutions up to 2048x1536 @ 70Hz (QXGA)</li> <li>Flat panel Interface (integrated)<br/>2x25-112MHz LVDS Transmitter<br/>Supports all 1x18, 2x18, 1x24, 2x24 bit TFT configurations (current chipset<br/>revisions support 24Bit modes although not officially stated by Intel<sup>®</sup>)<br/>Supports both conventional (FPDI) and non-conventional (LDI) color mappings<br/>Automatic Panel Detection via EPI (Embedded Panel Interface based on<br/>VESA EDID<sup>™</sup> 1.3) Resolutions 640x480 up to up to 1400x1050 (SXGA)<br/>Up to 1600x1200 (UXGA) for 82915GME</li> <li>Motion Video Support<br/>Up- and Downscaling<br/>High definition content decode<br/>H/W motion compensation<br/>Subpicture support Dynamic bob and weave</li> <li>AUX Output: 2 x Intel compliant SDVO ports (serial DVO)<br/>200MPixel/sec each (shared with PEG x16 pins on 82915GME<br/>equipped variants) Supports external DVI, TV and LVDS<br/>transmitter</li> </ul> |
| Peripheral<br>Interfaces | <ul> <li>2x Serial ATA<sup>®</sup></li> <li>3x x1 PCI Express<sup>®</sup> Links (optionally, one additional x1 link if x16 link<br/>(available only on 82915GME equipped variants) is not used)</li> <li>SDVO (the PCI Express Graphics x16 link available on 82915GME<br/>equipped variants is shared with SDVO)</li> <li>8x USB 2.0 (EHCI)</li> <li>PCI Bus Rev. 2.3</li> <li>1x EIDE (UDMA-66/100)</li> <li>LPC Bus</li> <li>I<sup>2</sup>C Bus, Fast Mode (400 kHz) multimaster</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BIOS                     | Based on AMIBIOS8 <sup>®</sup> 1MByte Flash BIOS with congatec Embedded BIOS features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Power Management         | ACPI 2.0 compliant with battery support. Also supports Suspend to RAM (S3).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### ⇒Note

Some of the features mentioned in the above Feature Summary are optional. Check the article number of your module and compare it to the option information list on page 8 of this user's guide to determine what options are available on your particular module.



## **1.2 Supported Operating Systems**

The conga-B915 supports the following operating systems.

- Microsoft<sup>®</sup> Windows<sup>®</sup> XP/2000
- Microsoft<sup>®</sup> Windows<sup>®</sup> XP Embedded

LinuxQNX

• Microsoft<sup>®</sup> Windows<sup>®</sup> CE 5.0 / 6.0

## **1.3 Mechanical Dimensions**

- 95.0 mm x 125.0 mm (3.74" x 4.92")
- Height approximately 18 or 21mm (including heatspreader) depending on the carrier board connector that is used. If the 5mm (height) carrier board connector is used then approximate overall height is 18mm. If the 8mm (height) carrier board connector is used then approximate overall height is 21mm.





## **1.4 Supply Voltage Standard Power**

• 12V DC ± 5%

The dynamic range shall not exceed the static range.



### **1.4.1 Electrical Characteristics**

Power supply pins on the module's connectors limit the amount of input power. The following table provides an overview of the limitations for pinout Type 2 (dual connector, 440 pins).

|            |      | Nominal Input<br>(Volts) | Input Range<br>(Volts) |      |         | <b>(</b> ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) | Assumed<br>Conversion<br>Efficiency | Max. Load<br>Power<br>(Watts) |
|------------|------|--------------------------|------------------------|------|---------|------------------------------------------------|-------------------------------------|-------------------------------|
| VCC_12V    | 16.5 | 12                       | 11.4-12.6              | 11.4 | +/- 100 | 188                                            | 85%                                 | 160                           |
| VCC_5V-SBY | 2    | 5                        | 4.75-5.25              | 4.75 | +/- 50  | 9                                              |                                     |                               |
| VCC_RTC    | 0.5  | 3                        | 2.0-3.3                |      | +/- 20  |                                                |                                     |                               |

## 1.4.2 Rise Time

The input voltages shall rise from 10% of nominal to 90% of nominal at a minimum rise time of 250V/s. The smooth turn-on requires that, during the 10% to 90% portion of the rise time, the slope of the turn-on waveform must be positive.



## **1.5 Power Consumption**

The power consumption values listed in this document were measured under a controlled environment. The hardware used includes a conga-B915 module, conga-CEVAL and conga-Cdebug carrier boards, CRT monitor, SATA drive, and USB keyboard. When using the conga-Cdebug, the SATA drive was powered externally by an ATX power supply so that it does not influence the power consumption value that is measured for the module. The USB keyboard was detached once the module was configured within the OS. The module was first inserted into the conga-Cdebug, which was powered by a Direct Current (DC) power supply set to output 12V. The current consumption value displayed by the DC power supply's readout is the value that is recorded as the power consumption measurement for Desktop Idle, 100% Workload and Standby modes. The power consumption of the conga-Cdebug (without module attached) was measured and this value was later subtracted from the overall power consumption value measured when the module and all peripherals were connected. All recorded values are approximate.

The conga-Cdebug does not provide 5V Standby power therefore S3 mode was measured using the conga-CEVAL powered by an ATX power supply with a multimeter attached to the 5V Standby power line. The 5V Standby power consumption of the conga-CEVAL (without module attached) and all peripherals connected was first measured and the resulting value was later subtracted from the overall S3 power consumption value measured when the module was attached. All S3 recorded values are approximate.

Each module was measured while running Windows XP Professional with SP2 (service pack 2) and the "Power Scheme" was set to "Portable/ Laptop". This setting ensures that Core 2 Duo and Core Duo processors run in LFM (lowest frequency mode) with minimal core voltage during desktop idle. Celeron M processors do not support this feature and therefore always run at the same core voltage even during desktop idle. Each module was tested while using a swissbit® DDR2 PC2-4200-444 512MB memory module. Using different sizes of RAM, as well as two memory modules, will cause slight variances in the measured results.

Power consumption values were recorded during the following stages:

#### Windows XP Professional SP2

- Desktop Idle
- 100% CPU workload (see note below)
- Windows XP Professional Standby Mode (requires setup node "Suspend Mode" in the BIOS to be configured to S1 POS (Power On Suspend))
- Suspend to RAM (requires setup node "Suspend Mode" in BIOS to be configured to S3 STR (suspend to RAM)). Supply power for S3 mode is 5V.



A software tool was used to stress the CPU to 100% workload.



#### **Processor Information**

In the following power tables there is some additional information about the processors. Intel<sup>®</sup> offers processors that are considered to be low power consuming. These processors can be identified by their voltage status. Intel uses the following terms to describe these processors. If none of these terms are used then the processor is not considered to be low power consuming.

LV=Low voltage

ULV=Ultra low voltage

When applicable, the above mentioned terms will be added to the power tables to describe the processor. For example:

Intel® Celeron M 1.0GHz 512k L2 cache

ULV

Intel<sup>®</sup> also describes the type of manufacturing process used for each processor. The following term is used:

nm=nanometer

The manufacturing process description is included in the power tables as well. See example below. For information about the manufacturing process visit Intel<sup>®</sup>'s website.

Intel® Celeron M 1.0GHz 512k L2 cache

ULV 90nm

## 1.5.1 Intel<sup>®</sup> Celeron M 600MHz 512k L2 cache

With 512MB memory installed

| conga-B915 Art. No. 057741                    | Intel <sup>©</sup> Celeron M 600MHz 512k L2 cache<br>ULV 130nm<br>Layout Rev. B915LX0 /BIOS Rev. B915R004 |                    |                   |                                    |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------|-------------------|------------------------------------|--|
| Memory Size                                   | 512MB                                                                                                     |                    |                   |                                    |  |
| Operating System                              | Windows XP Professional SP2                                                                               |                    |                   |                                    |  |
| Power State                                   | Desktop Idle                                                                                              | 100% workload      | Standby           | Suspend to Ram (S3) 5V Input Power |  |
| Power consumption (measured in Amperes/Watts) | 0.9 A/10.8 W (12V)                                                                                        | 1.1 A/13.2 W (12V) | 0.7 A/8.4 W (12V) | 0.1 A/0.5 W (5V)                   |  |

#### 1.5.2 Intel<sup>®</sup> Celeron M 1.0GHz 512k L2 cache

#### With 512MB memory installed

| conga-B915 Art. No. 077587                    | Intel <sup>®</sup> Celeron M 1.0GHz 512k L2 cache<br>ULV 90nm |                    |                   |                                    |
|-----------------------------------------------|---------------------------------------------------------------|--------------------|-------------------|------------------------------------|
|                                               | Layout Rev. B915LX0 /BIOS Rev. B915R004                       |                    |                   |                                    |
| Memory Size                                   | 512MB                                                         |                    |                   |                                    |
| Operating System                              | Windows XP Professional SP2                                   |                    |                   |                                    |
| Power State                                   | Desktop Idle                                                  | 100% workload      | Standby           | Suspend to Ram (S3) 5V Input Power |
| Power consumption (measured in Amperes/Watts) | 0.8 A/9.6 W (12V)                                             | 1.2 A/14.4 W (12V) | 0.8 A/9.6 W (12V) | 0.1 A/0.5 W (5V)                   |

### 1.5.3 Intel<sup>®</sup> Celeron M 1.5GHz 1MB L2 cache

#### With 512MB memory installed

| conga-B915 Art. No. 025540                    | Intel <sup>®</sup> Celeron M 1.5GHz 1MB L2 cache<br>90nm |                    |                    |                                    |
|-----------------------------------------------|----------------------------------------------------------|--------------------|--------------------|------------------------------------|
|                                               | Layout Rev. B915LX0 /BIOS Rev. B915R004                  |                    |                    |                                    |
| Memory Size                                   | 512MB                                                    |                    |                    |                                    |
| Operating System                              | Windows XP Professional SP2                              |                    |                    |                                    |
| Power State                                   | Desktop Idle                                             | 100% workload      | Standby            | Suspend to Ram (S3) 5V Input Power |
| Power consumption (measured in Amperes/Watts) | 1.0 A/12 W (12V)                                         | 2.1 A/25.2 W (12V) | 1.2 A/14.4 W (12V) | 0.1 A/0.5 W (5V)                   |

⊐>Note

All recorded power consumption values are approximate and only valid for the controlled environment described earlier. 100% workload refers to the CPU workload and not the maximum workload of the complete module. Supply power for S3 mode is 5V while all other measured modes are supplied with 12V power. Power consumption results will vary depending on the workload of other components such as graphics engine, memory, etc.

## **1.6** Supply Voltage Battery Power

- 2.0V-3.6V DC
- Typical 3V DC



#### **1.6.1 CMOS Battery Power Consumption**

| RTC @ 20°C                                                                     | Voltage | Current |
|--------------------------------------------------------------------------------|---------|---------|
| Integrated in the Intel <sup>®</sup><br>I/O Controller Hub<br>82801FBM (ICH6M) | 3V DC   | 2.49 µA |

The CMOS battery power consumption value listed above should not be used to calculate CMOS battery lifetime. You should measure the CMOS battery power consumption in your customer specific application in worst case conditions, for example during high temperature and high battery voltage. The self-discharge of the battery must also be considered when determining CMOS battery lifetime. For more information about calculating CMOS battery lifetime refer to application note AN9\_RTC\_Battery\_Lifetime.pdf, which can be found on the congatec AG website at www.congatec.com.

## 1.7 Environmental Specifications

| Temperature | Operation: 0° to 60°C | Storage: -20° to +80°C |
|-------------|-----------------------|------------------------|
| Humidity    | Operation: 10% to 90% | Storage: 5% to 95%     |



The above operating temperatures must be strictly adhered to at all times. When using a heatspreader the maximum operating temperature refers to any measurable spot on the heatspreader's surface.

congatec AG strongly recommends that you use the appropriate congatec module heatspreader as a thermal interface between the module and your application specific cooling solution.

If for some reason it is not possible to use the appropriate congatec module heatspreader, then it is the responsibility of the operator to ensure that all components found on the module operate within the component manufacturer's specified temperature range.

For more information about operating a congatec module without heatspreader contact congatec technical support.

Humidity specifications are for non-condensing conditions.



# 2 Block Diagram





# **3 Heatspreader**

An important factor for each system integration is the thermal design. The heatspreader acts as a thermal coupling device to the module. It is a 3mm thick aluminum plate.

The heatspreader is thermally coupled to the CPU via a thermal gap filler and on some modules it may also be thermally coupled to other heat generating components with the use of additional thermal gap fillers.

Although the heatspreader is the thermal interface where most of the heat generated by the module is dissipated, it is not to be considered as a heatsink. It has been designed to be used as a thermal interface between the module and the application specific thermal solution. The application specific thermal solution may use heatsinks with fans, and/or heat pipes, which can be attached to the heatspreader. Some thermal solutions may also require that the heatspreader is attached directly to the systems chassis therefore using the whole chassis as a heat dissipater.



There are 4 mounting holes on the heatspreader designed to attach the heatspreader to the module. These mounting holes must be used to ensure that all components that are required to make contact with heatspreader do so. Failure to utilize the these mounting holes will result in improper contact between these components and heatspreader thereby reducing heat dissipation efficiency.

Attention must be given to the mounting solution used to mount the heatspreader and module into the system chassis. Do not use a threaded heatspreader together with threaded carrier board standoffs. The combination of the two threads may be staggered, which could lead to stripping or cross-threading of the threads in either the standoffs of the heatspreader or carrier board.



# **3.1 Heatspreader Dimensions**



#### • Note

All measurements are in millimeters. Torque specification for heatspreader screws is 0.5 Nm.



# 4 Connector Subsystems Rows A, B, C, D

The conga-B915 is connected to the carrier board via two 220-pin connectors (COM Express Type 2 pinout) for a total of 440 pins connectivity. These connectors are broken down into four rows. The primary connector consists of rows A and B while the secondary connector consists of rows C and D.



In this view the connectors are seen "through" the module.



## 4.1 Primary Connector Rows A and B

The following subsystems can be found on the primary connector rows A and B.

### 4.1.1 Serial ATA<sup>™</sup> (SATA)

Two Serial ATA150 connections are provided via the Intel<sup>®</sup> 82801FBM (ICH6M). SATA is an enhancement of the parallel ATA therefore offering higher performance. As a result of this enhancement the traditional restrictions of parallel ATA are overcome with respect to speed and EMI. SATA starts with a transfer rate of 150 Mbytes/s and can be expanded up to 600 Mbytes/s in order to accommodate future developments. SATA is completely protocol and software compatible to parallel ATA.

#### 4.1.2 USB 2.0

The conga-B915 offers 4 UHCI USB host controllers and one EHCI USB host controller provided by the Intel<sup>®</sup> 82801FBM (ICH6M) I/O controller hub. These controllers comply with USB standard 1.1 and 2.0 and offer a total of 8 USB ports via connector rows A and B. Each port is capable of supporting USB 1.1 and 2.0 compliant devices. For more information about how the USB host controllers are routed see section 6.6.

►Note

The USB controller is a PCI bus device. The BIOS allocates the necessary system resources when configuring the PCI devices.

### 4.1.3 AC'97 Digital Audio Interface/HDA

The conga-B915 provides an interface that supports the connection of AC'97 digital audio codecs as well as HDA audio codecs.

#### 4.1.4 Gigabit Ethernet

The conga-B915 is equipped with a Realtek 8111B/C Gigabit Ethernet Controller. This controller is implemented through the use of the fourth x1 PCI Express link. The Ethernet interface consists of 4 pairs of low voltage differential pair signals designated from GBE0\_MD0± to GBE0\_MD3± plus control signals for link activity indicators. These signals can be used to connect to a 10/100/1000 BaseT RJ45 connector with integrated or external isolation magnetics on the carrier board.



### 4.1.5 LPC Bus

conga-B915 offers the LPC (Low Pin Count) bus through the use of the Intel<sup>®</sup> 82801FBM (ICH6M). There are already many devices available for this Intel defined bus. The LPC bus corresponds approximately to a serialized ISA bus yet with a significantly reduced number of signals. Due to the software compatibility to the ISA bus, I/O extensions such as additional serial ports can be easily implemented on an application specific baseboard using this bus. See section 8.2.1 for more information about the LPC Bus.

#### 4.1.6 I<sup>2</sup>C Bus 400kHz

The I<sup>2</sup>C bus is implemented through the use of ATMEL ATmega168 microcontroller. It provides a Fast Mode (400kHz max.) multi-master I<sup>2</sup>C Bus that has maximum I<sup>2</sup>C bandwidth.

#### 4.1.7 PCI Express™

The conga-B915 offers 4x x1 PCI Express links via the Intel<sup>®</sup> 82801FBM (ICH6M), which can be configured to support PCI Express edge cards or ExpressCards. One of the four x1 PCI Express links is utilized by the onboard Gigabit Ethernet controller therefore there are only 3x x1 PCI Express links available on the A,B connector row.

#### 4.1.8 ExpressCard<sup>™</sup>

The conga-B915 supports the implementation of ExpressCards, which requires the dedication of one USB port and one PCI Express link for each ExpressCard used.

#### 4.1.9 Graphics Output (VGA/CRT)

The conga-B915 graphics are driven by an Intel<sup>®</sup> Graphics Media Accelerator 900 engine, which is incorporated into the Intel<sup>®</sup> 82910GMLE/82915GME chipset found on the conga-B915.

#### 4.1.10 LCD

The Intel<sup>®</sup> 82910GMLE/82915GME chipset, found on the conga-B915, offers an integrated dual channel LVDS interface that is connected to Display Pipe B.



#### 4.1.11 **Power Control**

#### PWR\_OK

Power OK from main power supply. A high value indicates that the power is good. Using this input is optional. Through the use of an internal monitor on the +12V ± 5% input voltage and/or the internal power supplies the conga-B915 module is capable of generating its own power-on reset. According to the COM Express™ Specification PWR\_OK is a 3.3V signal.

The conga-B915 provides support for controlling ATX-style power supplies. When not using an ATX power supply then the conga-B915's pins SUS\_S3/PS\_ON, 5V\_SB, and PWRBTN# should be left unconnected.

#### SUS\_S3#/PS\_ON#

The SUS\_S3#/PS\_ON# (pin A15 on the A-B connector) signal is an active-low output that can be used to turn on the main outputs of an ATXstyle power supply. In order to accomplish this the signal must be inverted with an inverter/transistor that is supplied by standby voltage and is located on the carrier board.

#### **PWRBTN#**

When using ATX-style power supplies PWRBTN# (pin B12 on the A-B connector) is used to connect to a momentary-contact, active-low debounced push-button input while the other terminal on the push-button must be connected to ground. This signal is internally pulled up to 3V\_SB using a 10k resistor. When PWRBTN# is asserted it indicates that an operator wants to turn the power on or off. The response to this signal from the system may vary as a result of modifications made in BIOS settings or by system software.

#### **Power Supply Implementation Guidelines**

12 volt input power is the sole operational power source for the conga-B915. The remaining necessary voltages are internally generated on the module using onboard voltage regulators. A baseboard designer should be aware of the following important information when designing a power supply for a conga-B915 application:

It has also been noticed that on some occasions problems occur when using a 12V power supply that produces non monotonic voltage when powered up. The problem is that some internal circuits on the module (e.g. clock-generator chips) will generate their own reset signals when the supply voltage exceeds a certain voltage threshold. A voltage dip after passing this threshold may lead to these circuits becoming confused resulting in a malfunction. It must be mentioned that this problem is quite rare but has been observed in some mobile power supply applications. The best way to ensure that this problem is not encountered is to observe the power supply rise waveform through the use of an oscilloscope to determine if the rise is indeed monotonic and does not have any dips. This should be done during the power supply qualification phase therefore ensuring that the above mentioned problem doesn't arise in the application. For more information about this issue visit www.formfactors.org and view page 25 figure 7 of the document "ATX12V Power Supply Design Guide V2.2".



#### 4.1.12 Power Management

APM 1.2 compliant. ACPI 2.0 compliant with battery support. Also supports Suspend to RAM (S3).

## 4.2 Secondary Connector Rows C and D

The following subsystems can be found on the secondary connector rows C and D.

## 4.2.1 PCI Express Graphics (PEG)

conga-B915 variants equipped the Intel<sup>®</sup> 82915GME chipset support the implementation of a x16 link for an external high-performance PCI Express Graphics card. These modules support a theoretical bandwidth of up to 4GB/s (unidirectional). Each lane of the PEG Port consists of a receive and transmit differential signal pair designated from PEG\_RX0± to PEG\_RX15± and correspondingly from PEG\_TX0± to PEG\_RX15±. It's also possible to utilize a standardized Advanced Digital Display Card 2nd Generation (ADD2-based on SDVO) via the x16 PEG Port connector, which can support a wide variety of display options like DVI, LVDS, TV-Out and HDMI.

It is also possible to optionally use the first two differential signal pairs of the PEG port (PEG\_RX0 $\pm$  and PEG\_TX0 $\pm$ ) for connecting x1 PCI Express devices instead of using the x16 link. This will increase the available PCI Express links, as explained in section 4.1.7, by one additional x1 link. This additional link cannot be linked together with the other PCI Express links found on the conga-B915.

### 4.2.2 SDVO

conga-B915 variants equipped the Intel<sup>®</sup> 82910GMLE chipset provide a Serial Digital Video Ouput (SDVO) interface that supports the connection of external transmitters such as DVI, TV-Out, and LVDS. The pins of the PEG Port on conga-B915 variants equipped the Intel<sup>®</sup> 82915GME chipset are shared with the SDVO functionality and may be alternatively used for two third party SDVO compliant devices connected to channels B and C.

### 4.2.3 PCI Bus

The implementation of the PCI bus complies with PCI specification Rev. 2.3 and provides a 32bit parallel PCI bus that is capable of operating at 33MHz.

#### 4.2.4 IDE (PATA)

The IDE host adapter is capable of UDMA-100 operation. Only the Primary IDE channel is supported.



# 5 Additional Features

## 5.1 Watchdog

The conga-B915 is equipped with a multi stage watchdog solution that is triggered by software. The COM Express<sup>™</sup> Specification does not provide support for external hardware triggering of the Watchdog, which means the conga-B915 does not support external hardware triggering. For more information about the Watchdog feature see the BIOS setup description section 9.4.13 of this document and application note AN3\_Watchdog.pdf on the congatec AG website at www.congatec.com.

## 5.2 Onboard Microcontroller

The conga-B915 is equipped with an ATMEL Atmega168 microcontroller. This onboard microcontroller plays an important role for most of the congatec BIOS features. It fully isolates some of the embedded features such as system monitoring or the I<sup>2</sup>C bus from the x86 core architecture, which results in higher embedded feature performance and more reliability, even when the x86 processor is in a low power mode.

## 5.3 Embedded BIOS

The conga-B915 is equipped with congatec Embedded BIOS and has the following features:

- ACPI Power Management
- ACPI Battery Support
- · Supports Customer Specific CMOS Defaults
- Multistage Watchdog
- User Data Storage
- Manufacturing Data and Board Information

- OEM Splash Screen
- Flat Panel Auto Detection and Backlight Control
- BIOS Setup Data Backup (see section 5.3.1)
- Exclusive PCI Interrupts
- Fast Mode I<sup>2</sup>C Bus







The above diagram provides an overview of how the BIOS Setup Data is backed up on congatec modules. OEM default values mentioned above refer to customer specific CMOS settings created using the congatec System Utility tool.



Once the BIOS Setup Program has been entered and the settings have been changed, the user saves the settings and exits the BIOS Setup Program using the F10 key feature. After the F10 function has been evoked, the CMOS Data is stored in a dedicated non-volatile CMOS Data Backup area located in the BIOS Flash Memory chip as well as RTC. The CMOS Data is written to and read back from the CMOS Data Backup area and verified. Once verified the F10 Save and Exit function continues to perform some minor processing tasks and finally reaches an automatic reset point, which instructs the module to reboot. After the Automatic Reset has been triggered the congatec module can be powered off and if need be removed from the baseboard without losing the new CMOS settings.

## 5.4 Security Features

The conga-B915 can be equipped optionally with a "Trusted Platform Module" (TPM 1.2). This TPM 1.2 includes coprocessors to calculate efficient hash and RSA algorithms with key lengths up to 2,048 bits as well as a real random number generator. Security sensitive applications like gaming and e-commerce will benefit also with improved authentication, integrity and confidence levels.

## 5.5 Suspend to Ram

The Suspend to RAM feature is available on the conga-B915.

## 5.6 congatec Battery Management Interface

In order to facilitate the development of battery powered mobile systems based on embedded modules, congatec AG has defined an interface for the exchange of data between a CPU module (using an ACPI operating system) and a Smart Battery system. A system developed according to the congatec Battery Management Interface Specification can provide the battery management functions supported by an ACPI capable operating system (e.g. charge state of the battery, information about the battery, alarms/events for certain battery states, ...) without the need for any additional modifications to the system BIOS.

The conga-B915 BIOS fully supports this interface. For more information about this subject visit the congatec website and view the following documents:

- congatec Battery Management Interface Specification
- Battery System Design Guide
- conga-SBMC User's Guide



# 6 conga Tech Notes

The conga-B915 has some technological features that require additional explanation. The following section will give the reader a better understanding of some of these features. This information will also help to gain a better understanding of the information found in the System Resources section of this user's guide as well as some of the setup nodes found in the BIOS Setup Program description section.

## 6.1 Comparison of I/O APIC to 8259 PIC Interrupt mode

I/O APIC (Advanced Programmable Interrupt controller) mode deals with interrupts differently than the 8259 PIC.

The method of interrupt transmission used by APIC mode is implemented by transmitting interrupts through the system bus and they are handled without the requirement of the processor to perform an interrupt acknowledge cycle.

Another difference between I/O APIC and 8259 PIC is the way the interrupt numbers are prioritized. Unlike the 8259 PIC, the I/O APIC interrupt priority is independent of the actual interrupt number.

A major advantage of the I/O APIC found in the chipset of the conga-B915 is that it's able to provide more interrupts, a total of 24 to be exact. It must be mentioned that the APIC is not supported by all operating systems. In order to utilize the APIC mode it must be enabled in the BIOS setup program before the installation of the OS and it only functions in ACPI mode. You can find more information about APIC in the IA-32 Intel Architecture Software Developer's Manual, Volume 3 in chapter 8.

#### ⇒Note

You must ensure that your operating system supports APIC mode in order to use it.

# 6.2 Native vs. Compatible IDE mode

### 6.2.1 Compatible Mode

When operating in compatible mode, the SATA and PATA (Parallel ATA) controller together need two legacy IRQs (14 and 15) and are unable to share these IRQs with other devices. This is a result of the fact that the SATA and PATA controller emulate legacy IDE controllers.

#### 6.2.2 Native

Native mode allows the SATA and PATA controllers to operate as true PCI devices and therefore do not need dedicated legacy resources, which means it can be configured anywhere within the system. When either the SATA or PATA controller runs in native mode it only requires one PCI



interrupt for both channels and also has the ability to share this interrupt with other devices in the system. Setting Enhanced mode in the BIOS setup program will automatically enable Native mode as Native mode is a subset of Enhanced mode. See section 9.4.8 for more information about this.

Running in native mode frees up interrupt resources (IRQs 14 and 15) and decreases the chance that there may be a shortage of interrupts when installing devices.

⇒Note

If your operating system supports native mode then congatec AG recommends you enable it.

## 6.3 Intel<sup>®</sup> Processor Features

### 6.3.1 Thermal Monitor and Catastrophic Thermal Protection

Intel<sup>®</sup> Celeron M processors have a thermal monitor feature that helps to control the processor temperature. The integrated TCC (Thermal Control Circuit) activates if the processor silicon reaches its maximum operating temperature. The activation temperature, that the Intel Thermal Monitor uses to activate the TCC, cannot be configured by the user nor is it software visible.

The Thermal Monitor can control the processor temperature through the use of two different methods defined as TM1 and TM2. TM1 method consists of the modulation (starting and stopping) of the processor clocks at a 50% duty cycle. The TM2 method initiates an Enhanced Intel Speedstep transition to the lowest performance state once the processor silicon reaches the maximum operating temperature.

#### **⊟**>Note

The maximum operating temperature for Intel<sup>®</sup> Celeron M processors is 100°C. TM2 mode is used for Intel<sup>®</sup> Pentium M processors, it is not supported by Intel<sup>®</sup> Celeron M processors.

Two modes are supported by the Thermal Monitor to activate the TCC. They are called Automatic and On-Demand. No additional hardware, software, or handling routines are necessary when using Automatic Mode.

#### Note

To ensure that the TCC is active for only short periods of time thus reducing the impact on processor performance to a minimum, it is necessary to have a properly designed thermal solution. The Intel<sup>®</sup> Celeron M processor's respective datasheet can provide you with more information about this subject.

THERMTRIP# signal is used by Intel's Intel<sup>®</sup> Celeron M processors for catastrophic thermal protection. If the processor's silicon reaches a temperature of approximately 125°C then the processor signal THERMTRIP# will go active and the system will automatically shut down to



prevent any damage to the processor as a result of overheating. The THERMTRIP# signal activation is completely independent from processor activity and therefore does not produce any bus cycles.

⇒Note

In order for THERMTRIP# to be able to automatically switch off the system it is necessary to use an ATX style power supply.

### 6.3.2 **Processor Performance Control**

### ⇒Note

The following information is provided for a better understanding about Intel<sup>®</sup>'s processor performance control capabilities when using Intel Pentium M processors. The conga-B915 is not equipped with Pentium M processors. It features Celeron M processors.

Intel<sup>®</sup> Pentium M processors run at different voltage/frequency states (performance states), which is referred to as Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> technology (EIST). Operating systems that support performance control take advantage of microprocessors that use several different performance states in order to efficiently operate the processor when it's not being fully utilized. The operating system will determine the necessary performance state that the processor should run at so that the optimal balance between performance and power consumption can be achieved during runtime.

The Windows family of operating systems links its processor performance control policy to the power scheme setting found in the control panel option applet.

#### ⇒Note

If the "Home/Office" or "Always On" power scheme is selected when using Windows operating systems then the processor will always run at the highest performance state. For more information about this subject see chapter 8 of the ACPI Specification Revision 2.0c, which can be found at www.acpi.info . Also visit Microsoft's website and search for the document called "Windows Native Processor Performance Control".

The congatec BIOS allows you to limit the maximum processor frequency. This can be useful if the maximum performance is not required or if the maximum processor performance state dissipates too much power and heat.

In the 'CPU Configuration' submenu of the 'BIOS Setup Program' you'll find the node for 'Max. Frequency' limitation. For each Intel<sup>®</sup> Pentium M processor the BIOS lists the supported frequencies. If a lower frequency than the maximum one is selected, the processor will never run at frequencies above this setting.

Celeron M processors do not support Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> technology. They always run at a fixed frequency. In order to limit the performance and power consumption of Celeron M processors, the congatec BIOS offers 'On-Demand Clock Modulation' support in the 'CPU Configuration' submenu of the 'BIOS Setup Program'. When 'On-Demand Clock Modulation' is enabled, the processor clock is throttled using the duty cycle determined in setup. Keep in mind that the 'On-Demand' clock modulation duty cycle indicates that the clock on to clock



off interval ratio. This means that when set to 75% the clock is running 75% of the overall time and this leads to a performance decrease of approximately 25%.

## 6.4 Thermal Management

ACPI is responsible for allowing the operating system to play an important part in the system's thermal management. This results in the operating system having the ability to take control of the operating environment by implementing cooling decisions according to the demands put on the CPU by the application.

The conga-B915 ACPI thermal solution offers three different cooling policies.

#### Passive Cooling

When the temperature in the thermal zone must be reduced, the operating system can decrease the power consumption of the processor by throttling the processor clock. One of the advantages of this cooling policy is that passive cooling devices (in this case the processor) do not produce any noise. Use the "passive cooling trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to start or stop the passive cooling procedure.

#### Active Cooling

During this cooling policy the operating system is turning the fan on/off. Although active cooling devices consume power and produce noise, they also have the ability to cool the thermal zone without having to reduce the overall system performance. Use the "active cooling trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to start the active cooling device. It is stopped again when the temperature goes below the threshold (5°C hysteresis).

#### Critical Trip Point

If the temperature in the thermal zone reaches a critical point then the operating system will perform a system shut down in an orderly fashion in order to ensure that there is no damage done to the system as result of high temperatures. Use the "critical trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to shut down the system.



⇒Note

The end user must determine the cooling preferences for the system by using the setup nodes in the BIOS setup program to establish the appropriate trip points. If passive cooling is activated and the processor temperature is above the trip point the processor clock is throttled according to the formula below.

$$\Delta \mathbf{P[\%]} = \mathbf{TC1}(\mathbf{T}_{n} - \mathbf{T}_{n-1}) + \mathbf{TC2}(\mathbf{T}_{n} - \mathbf{T}_{t})$$

- $\Delta P$  is the performance delta
- *T<sub>t</sub>* is the target temperature = critical trip point
- The two coefficients TC1 and TC2 and the sampling period TSP are hardware dependent constants. These constants are set to fixed values for the conga-B915:
- TC1= 1
- *TC2*= 5
- TSP= 5 seconds

See section 12 of the ACPI Specification 2.0 C for more information about passive cooling.

## 6.5 ACPI Suspend Modes and Resume Events

conga-B915 supports the S1 (POS= Power On Suspend) state and S3 (STR= Suspend to RAM). For more information about S3 wake events see section 9.4.1 "ACPI Configuration Submenu".

S4 (Suspend to Disk) is not supported by the BIOS (S4\_BIOS) but it is supported by the following operating systems (S4\_OS= Hibernate):

- Win2K
- WinXP



The following table lists the "Wake Events" that resume the system from both S1 or S3 unless otherwise stated in the "Conditions/Remarks" column:

| Wake Event                     | Conditions/Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Button                   | Wakes unconditionally from S1-S5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Onboard LAN Event              | Device driver must be configured for Wake On LAN support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SMBALERT#                      | Wakes unconditionally from S1-S5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PCI Express WAKE#              | Wakes unconditionally from S1-S3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PME#                           | Activate the wake up capabilities of a PCI device using Windows Device Manager configuration options for this device OR set Resume On PME# to<br>Enabled in the Power setup menu.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| USB Mouse/Keyboard<br>Event    | When Standby mode is set to S1, no special action must be taken for a USB Mouse/Keyboard Event to be used as a Wake Event.<br>When Standby mode is set to S3, the following must be done for a USB Mouse/Keyboard Event to be used as a Wake Event.<br>USB Hardware must be powered by standby power source.<br>Set USB Device Wakeup from S3/S4 to ENABLED in the ACPI setup menu.<br>Under Windows XP add following registry entries:<br>Add this key:<br>HKEY_LOCAL_MACHINE\SYSTEM\CurrentControlSet\Services\usb<br>Under this key add the following value:<br>"USBBIOSx"=DWORD:0000000<br><i>Note that Windows XP disables USB wakeup from S3, so this entry has to be added to re-enable it.</i><br>Configure USB keyboard/mouse to be able to wake up the system:<br>In Device Manager look for the keyboard/mouse devices. Go to the Power Management tab and check 'Allow this device to bring the computer out of<br>standby'.<br><i>Note: When the standby state is set to S3 in the ACPI setup menu, the power management tab for USB keyboard /mouse devices only becomes</i><br><i>available after adding the above registry entry and rebooting to allow the registry changes to take affect.</i> |
| RTC Alarm                      | Activate and configure Resume On RTC Alarm in the Power setup menu.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Watchdog Power<br>Button Event | Wakes unconditionally from S1-S5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

### Note

The above list has been verified using a Windows XP SP2 ACPI enabled installation.

When using Windows XP, Standby mode is either an S1 state or S3 state depending on what has been selected in the ACPI Configuration Menu in the BIOS setup program. For more information about this see section 9.4.1 of this document.



## 6.6 USB 2.0 EHCI Host Controller Support

The 8 USB ports are shared between an EHCI host controller and the 4 UHCI host controllers.

Within the EHC functionality there is a port-routing logic that executes the mixing between the two different types of host controllers (EHCl and UHCl). This means that when a USB device is connected the routing logic determines who owns the port. If the device is not USB 2.0 compliant, or if the software drivers for EHCl support are not installed, then the UHCl controller owns the ports.

**Routing Diagram** 





# 7 Signal Descriptions and Pinout Tables

The following section describes the signals found on COM Express<sup>™</sup> Type II connectors used for congatec AG modules.

Table 2 describes the terminology used in this section for the Signal Description tables. The PU/PD column indicates if a COM Express<sup>™</sup> module pull-up or pull-down resistor has been used, if the field entry area in this column for the signal is empty, then no pull-up or pull-down resistor has been implemented by congatec.

The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level.

#### Note

The Signal Description tables do not list internal pull-ups or pull-downs implemented by the chip vendors, only pull-ups or pull-downs implemented by congatec are listed. For information about the internal pull-ups or pull-downs implemented by the chip vendors, refer to the respective chip's datasheet.

#### Table 2 Signal Tables Terminology Descriptions

| Term       | Description                                                                                                                                                 |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PU         | congatec implemented pull-up resistor                                                                                                                       |
| PD         | congatec implemented pull-down resistor                                                                                                                     |
| I/O 3.3V   | Bi-directional signal 3.3V tolerant                                                                                                                         |
| I/O 5V     | Bi-directional signal 5V tolerant                                                                                                                           |
| I 3.3V     | Input 3.3V tolerant                                                                                                                                         |
| I 5V       | Input 5V tolerant                                                                                                                                           |
| I/O 3.3VSB | Input 3.3V tolerant active in standby state                                                                                                                 |
| O 3.3V     | Output 3.3V signal level                                                                                                                                    |
| O 5V       | Output 5V signal level                                                                                                                                      |
| OD         | Open drain output                                                                                                                                           |
| Р          | Power Input/Output                                                                                                                                          |
| DDC        | Display Data Channel                                                                                                                                        |
| PCIE       | In compliance with PCI Express Base Specification, Revision 1.1                                                                                             |
| SATA       | In compliance with Serial ATA specification, Revision 1.0a                                                                                                  |
| REF        | Reference voltage output. May be sourced from a module power plane.                                                                                         |
| PDS        | Pull-down strap. A module output pin that is either tied to GND or is not connected. Used to signal module capabilities (pinout type) to the Carrier Board. |



# 7.1 A-B Connector Signal Descriptions

#### Table 3 AC'97/Intel<sup>®</sup> High Definition Audio Link Signals Descriptions

| Signal       | Pin #       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I/O              | PU/PD | Comment                                          |
|--------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|--------------------------------------------------|
| AC_RST#      | A30         | <b>AC '97/Intel® High Definition Audio Reset:</b> This signal is the master hardware reset to external codec(s).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | O 3.3V           |       |                                                  |
| AC_SYNC      | A29         | <b>AC '97/Intel® High Definition Audio Sync:</b> This signal is a 48 kHz fixed rate sample sync to the codec(s). It is also used to encode the stream number.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | O 3.3V           |       | AC_SYNC is a boot strap signal (see note below)  |
| AC_BITCLK    | A32         | AC '97 Bit Clock Input: This signal is a 12.288 MHz serial data clock generated by the external codec(s). This signal has an Intel <sup>®</sup> integrated pull-down resistor.<br>Intel <sup>®</sup> High Definition Audio Bit Clock Output: This signal is a 24.000MHz serial data clock generated by the Intel <sup>®</sup> High Definition Audio controller (the Intel <sup>®</sup> ICH6). This signal has an Intel <sup>®</sup> integrated pull-down resistor so that AC_BIT_CLK doesn't float when an Intel <sup>®</sup> High Definition Audio codec (or no codec) is connected but the signals are temporarily configured as AC '97. | I 3.3V<br>O 3.3V |       |                                                  |
| AC_SDOUT     | A33         | <b>AC '97/Intel® High Definition Audio Serial Data Out:</b> This signal is the serial TDM data output to the codec(s). This serial output is double-pumped for a bit rate of 48 Mb/s for Intel® High Definition Audio.                                                                                                                                                                                                                                                                                                                                                                                                                     | O 3.3V           |       | AC_SDOUT is a boot strap signal (see note below) |
| AC_SDIN[2:0] | B28-<br>B30 | <b>AC '97//Intel® High Definition Audio Serial Data In [0]:</b> These signals are serial TDM data inputs from the three codecs. The serial input is single-pumped for a bit rate of 24 Mb/s for Intel® High Definition Audio.                                                                                                                                                                                                                                                                                                                                                                                                              | I 3.3V           |       |                                                  |

### Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module.

For more information refer to section 7.5 of this user's guide.



#### Table 4 Gigabit Ethernet Signal Descriptions

| <b>Gigabit Ethernet</b> | Pin # | Description       |                                                                                                  |                             |                                              | I/O        | PU/PD | Comment       |
|-------------------------|-------|-------------------|--------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------|------------|-------|---------------|
| GBE0_MDI0+              | A13   | Gigabit Ethernet  | Controller 0: Media Depe                                                                         | ndent Interface Differe     | ntial Pairs 0, 1, 2, 3. The MDI can operate  | I/O Analog |       | Twisted pair  |
| GBE0_MDI0-              | A12   | in 1000, 100, and | 1 10Mbit/sec modes. Som                                                                          | ne pairs are unused in s    | some modes according to the following:       |            |       | signals for   |
| GBE0_MDI1+              | A10   |                   | 1000                                                                                             | 100                         | 10                                           |            |       | external      |
| GBE0_MDI1-              | A9    | MDI[0]+/-         | B1 DA+/-                                                                                         | TX+/-                       | TX+/-                                        |            |       | transformer.  |
| GBE0_MDI2+              | A7    |                   | —                                                                                                |                             |                                              |            |       |               |
| GBE0_MDI2-              | A6    | MDI[1]+/-         | B1_DB+/-                                                                                         | RX+/-                       | RX+/-                                        |            |       |               |
| GBE0_MDI3+              | A3    | MDI[2]+/-         | B1_DC+/-                                                                                         |                             |                                              |            |       |               |
| GBE0_MDI3-              | A2    | MDI[3]+/-         | B1_DD+/-                                                                                         |                             |                                              |            |       |               |
| GBE0_ACT#               | B2    | Gigabit Ethernet  | Controller 0 activity indica                                                                     | ator, active low.           |                                              | OD         |       |               |
| GBE0_LINK#              | A8    | Gigabit Ethernet  | Controller 0 link indicator                                                                      | , active low.               |                                              | O 3.3VSB   |       |               |
| GBE0_LINK100#           | A4    | Gigabit Ethernet  | Controller 0 100Mbit/sec                                                                         | link indicator, active low  | Ν.                                           | OD         |       |               |
| GBE0_LINK1000#          | A5    | Gigabit Ethernet  | Controller 0 1000Mbit/se                                                                         | c link indicator, active lo | DW.                                          | OD         |       |               |
| GBE0_CTREF              | A14   |                   |                                                                                                  |                             | cs center tap. The reference voltage is      | REF        |       | Not connected |
|                         |       |                   | etermined by the requirements of the module PHY and may be as low as 0V and as high as 3.3V. The |                             |                                              |            |       |               |
|                         |       | reference voltage | e output shall be current li                                                                     | imited on the module. I     | n the case in which the reference is shorted | 1          |       |               |
|                         |       | to ground, the cu | rrent shall be limited to 2                                                                      | 50mA or less.               |                                              |            |       |               |

#### Table 5Serial ATA Signal Descriptions

| Signal    | Pin # | Description                                                      | I/O     | PU/PD | Comment                                          |
|-----------|-------|------------------------------------------------------------------|---------|-------|--------------------------------------------------|
| SATA0_RX+ | A19   | Serial ATA channel 0, Receive Input differential pair.           | I SATA  |       | Supports Serial ATA specification, Revision 1.0a |
| SATA0_RX- | A20   |                                                                  |         |       |                                                  |
| SATA0_TX+ | A16   | Serial ATA channel 0, Transmit Output differential pair.         | O SATA  |       | Supports Serial ATA specification, Revision 1.0a |
| SATA0_TX- | A17   |                                                                  |         |       |                                                  |
| SATA1_RX+ | B19   | Serial ATA channel 1, Receive Input differential pair.           | I SATA  |       | Supports Serial ATA specification, Revision 1.0a |
| SATA1_RX- | B20   |                                                                  |         |       |                                                  |
| SATA1_TX+ | B16   | Serial ATA channel 1, Transmit Output differential pair.         | O SATA  |       | Supports Serial ATA specification, Revision 1.0a |
| SATA1_TX- | B17   |                                                                  |         |       |                                                  |
| SATA2_RX+ | A25   | Serial ATA channel 2, Receive Input differential pair.           | I SATA  |       | Not supported                                    |
| SATA2_RX- | A26   |                                                                  |         |       |                                                  |
| SATA2_TX+ | A22   | Serial ATA channel 2, Transmit Output differential pair.         | O SATA  |       | Not supported                                    |
| SATA2_TX- | A23   |                                                                  |         |       |                                                  |
| SATA3_RX+ | B25   | Serial ATA channel 3, Receive Input differential pair.           | I SATA  |       | Not supported                                    |
| SATA3_RX- | B26   |                                                                  |         |       |                                                  |
| SATA3_TX+ | B22   | Serial ATA channel 3, Transmit Output differential pair.         | O SATA  |       | Not supported                                    |
| SATA3_TX- | B23   |                                                                  |         |       |                                                  |
| ATA_ACT#  | A28   | ATA (parallel and serial) or SAS activity indicator, active low. | OC 3.3V |       | ATA_ACT# is a boot strap signal (see note below) |

#### • Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more



information refer to section 7.5 of this user's guide.

#### Table 6 PCI Express Signal Descriptions (general purpose)

| Signal        | Pin # | Description                                               | I/O    | PU/PD    | Comment                                                                                              |
|---------------|-------|-----------------------------------------------------------|--------|----------|------------------------------------------------------------------------------------------------------|
| PCIE_RX0+     | B68   | PCI Express channel 0, Receive Input differential pair.   | I PCIE |          | Supports PCI Express Base Specification, Revision 1.1                                                |
| PCIE_RX0-     | B69   |                                                           |        |          |                                                                                                      |
| PCIE_TX0+     | A68   | PCI Express channel 0, Transmit Output differential pair. | O PCIE |          | Supports PCI Express Base Specification, Revision 1.1                                                |
| PCIE_TX0-     | A69   |                                                           |        |          |                                                                                                      |
| PCIE_RX1+     | B64   | PCI Express channel 1, Receive Input differential pair.   | I PCIE |          | Supports PCI Express Base Specification, Revision 1.1                                                |
| PCIE_RX1-     | B65   |                                                           |        |          |                                                                                                      |
| PCIE_TX1+     | A64   | PCI Express channel 1, Transmit Output differential pair. | O PCIE |          | Supports PCI Express Base Specification, Revision 1.1                                                |
| PCIE_TX1-     | A65   |                                                           |        |          |                                                                                                      |
| PCIE_RX2+     | B61   | PCI Express channel 2, Receive Input differential pair.   | I PCIE |          | Supports PCI Express Base Specification, Revision 1.1                                                |
| PCIE_RX2-     | B62   |                                                           |        |          |                                                                                                      |
| PCIE_TX2+     | A61   | PCI Express channel 2, Transmit Output differential pair. | O PCIE |          | Supports PCI Express Base Specification, Revision 1.1                                                |
| PCIE_TX2-     | A62   |                                                           |        |          |                                                                                                      |
| PCIE_RX3+     | B58   | PCI Express channel 3, Receive Input differential pair.   | I PCIE |          | Not available. Used by onboard Gigabit Ethernet.                                                     |
| PCIE_RX3-     | B59   |                                                           |        |          |                                                                                                      |
| PCIE_TX3+     | A58   | PCI Express channel 3, Transmit Output differential pair. | O PCIE |          | Not available. Used by onboard Gigabit Ethernet.                                                     |
| PCIE_TX3-     | A59   |                                                           |        |          |                                                                                                      |
| PCIE_RX4+     | B55   | PCI Express channel 4, Receive Input differential pair.   | I PCIE |          | Not supported                                                                                        |
| PCIE_RX4-     | B56   |                                                           |        |          |                                                                                                      |
| PCIE_TX4+     | A55   | PCI Express channel 4, Transmit Output differential pair. | O PCIE |          | Not supported                                                                                        |
| PCIE_TX4-     | A56   |                                                           |        |          |                                                                                                      |
| PCIE_RX5+     | B52   | PCI Express channel 5, Receive Input differential pair.   | I PCIE |          | Not supported                                                                                        |
| PCIE_RX5-     | B53   |                                                           |        |          |                                                                                                      |
| PCIE_TX5+     | A52   | PCI Express channel 5, Transmit Output differential pair. | O PCIE |          | Not supported                                                                                        |
| PCIE_TX5-     | A53   |                                                           |        |          |                                                                                                      |
| PCIE_CLK_REF+ |       | PCI Express Reference Clock output for all PCI Express    | O PCIE | PD 49.9R |                                                                                                      |
| PCIE_CLK_REF- | A89   | and PCI Express Graphics Links.                           |        |          | respectively in the COM Express specification and connector A-B pinout table found in this document. |

#### Table 7 ExpressCard Support Pins Descriptions

| Signal       | Pin # | Description                       | I/O    | PU/PD       | Comment |
|--------------|-------|-----------------------------------|--------|-------------|---------|
| EXCD0_CPPE#  | A49   | ExpressCard capable card request. | I 3.3V | PU 8k2 3.3V |         |
| EXCD1_CPPE#  | B48   |                                   |        |             |         |
| EXCD0_PERST# | A48   | ExpressCard Reset                 | O 3.3V | PU 10k 3.3V |         |
| EXCD1_PERST# | B47   |                                   |        |             |         |



#### Table 8LPC Signal Descriptions

| Signal        | Pin # | Description                                   | I/O      | PU/PD       | Comment |
|---------------|-------|-----------------------------------------------|----------|-------------|---------|
| LPC_AD[0:3]   | B4-B7 | LPC multiplexed address, command and data bus | I/O 3.3V |             |         |
| LPC_FRAME#    | B3    | LPC frame indicates the start of an LPC cycle | O 3.3V   |             |         |
| LPC_DRQ[0:1]# | B8-B9 | LPC serial DMA request                        | I 3.3V   |             |         |
| LPC_SERIRQ    | A50   | LPC serial interrupt                          | I/O 3.3V | PU 10k 3.3V |         |
| LPC_CLK       | B10   | LPC clock output - 33MHz nominal              | O 3.3V   |             |         |

#### Table 9USB Signal Descriptions

| Signal      | Pin # | Description                                                                                                                | I/O    | PU/PD  | Comment                                            |
|-------------|-------|----------------------------------------------------------------------------------------------------------------------------|--------|--------|----------------------------------------------------|
| USB0+       | A46   | USB Port 0, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB0-       | A45   | USB Port 0, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1+       | B46   | USB Port 1, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1-       | B45   | USB Port 1, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2+       | A43   | USB Port 2, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2-       | A42   | USB Port 2, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3+       | B43   | USB Port 3, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3-       | B42   | USB Port 3, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB4+       | A40   | USB Port 4, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB4-       | A39   | USB Port 4, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB5+       | B40   | USB Port 5, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB5-       | B39   | USB Port 5, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB6+       | A37   | USB Port 6, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB6-       | A36   | USB Port 6, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB7+       | B37   | USB Port 7, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB7-       | B36   | USB Port 7, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB_0_1_OC# | B44   | USB over-current sense, USB ports 0 and 1. A pull-up for this line shall                                                   | 1      | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current<br>monitor on the carrier board may drive this line low. | 3.3VSB | 3.3VSB |                                                    |
| USB_2_3_OC# | A44   | USB over-current sense, USB ports 2 and 3. A pull-up for this line shall                                                   | 1      | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current                                                          | 3.3VSB | 3.3VSB |                                                    |
|             |       | monitor on the carrier board may drive this line low.                                                                      |        |        |                                                    |
| USB_4_5_OC# | B38   | USB over-current sense, USB ports 4 and 5. A pull-up for this line shall                                                   | 1      | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current                                                          | 3.3VSB | 3.3VSB |                                                    |
|             |       | monitor on the carrier board may drive this line low.                                                                      | ļ      |        |                                                    |
| USB_6_7_OC# | A38   | USB over-current sense, USB ports 6 and 7. A pull-up for this line shall                                                   |        | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current                                                          | 3.3VSB | 3.3VSB |                                                    |
|             |       | monitor on the carrier board may drive this line low.                                                                      |        |        |                                                    |



#### Table 10CRT Signal Descriptions

| Signal      | Pin # | Description                                                                           | I/O      | PU/PD       | Comment       |
|-------------|-------|---------------------------------------------------------------------------------------|----------|-------------|---------------|
| VGA_RED     | B89   | Red for monitor. Analog DAC output, designed to drive a 37.5-Ohm equivalent load.     | O Analog | PD 150R     | Analog output |
| VGA_GRN     | B91   | Green for monitor. Analog DAC output, designed to drive a 37.5-Ohm equivalent load.   | O Analog | PD 150R     | Analog output |
| VGA_BLU     | B92   | Blue for monitor. Analog DAC output, designed to drive a 37.5-Ohm equivalent load.    | O Analog | PD 150R     | Analog output |
| VGA_HSYNC   | B93   | Horizontal sync output to VGA monitor                                                 | O 3.3V   |             |               |
| VGA_VSYNC   | B94   | Vertical sync output to VGA monitor                                                   | O 3.3V   |             |               |
| VGA_I2C_CK  | B95   | DDC clock line (I <sup>2</sup> C port dedicated to identify VGA monitor capabilities) | I/O 3.3V | PU 2k2 3.3V |               |
| VGA_I2C_DAT | B96   | DDC data line.                                                                        | I/O 3.3V | PU 2k2 3.3V |               |

### Table 11LVDS Signal Descriptions

| Signal         | Pin # | Description                                          | I/O      | PU/PD       | Comment |
|----------------|-------|------------------------------------------------------|----------|-------------|---------|
| LVDS_A0+       | A71   | LVDS Channel A differential pairs                    | O LVDS   |             |         |
| LVDS_A0-       | A72   |                                                      |          |             |         |
| LVDS_A1+       | A73   |                                                      |          |             |         |
| LVDS_A1-       | A74   |                                                      |          |             |         |
| LVDS_A2+       | A75   |                                                      |          |             |         |
| LVDS_A2-       | A76   |                                                      |          |             |         |
| LVDS_A3+       | A78   |                                                      |          |             |         |
| LVDS_A3-       | A79   |                                                      |          |             |         |
| LVDS_A_CK+     | A81   | LVDS Channel A differential clock                    | O LVDS   |             |         |
| LVDS_A_CK-     | A82   |                                                      |          |             |         |
| LVDS_B0+       | B71   | LVDS Channel B differential pairs                    | O LVDS   |             |         |
| LVDS_B0-       | B72   |                                                      |          |             |         |
| LVDS_B1+       | B73   |                                                      |          |             |         |
| LVDS_B1-       | B74   |                                                      |          |             |         |
| LVDS_B2+       | B75   |                                                      |          |             |         |
| LVDS_B2-       | B76   |                                                      |          |             |         |
| LVDS_B3+       | B77   |                                                      |          |             |         |
| LVDS_B3-       | B78   |                                                      |          |             |         |
| LVDS_B_CK+     | B81   | LVDS Channel B differential clock                    | O LVDS   |             |         |
| LVDS_B_CK-     | B82   |                                                      |          |             |         |
| LVDS_VDD_EN    | A77   | LVDS panel power enable                              | O 3.3V   | PD 10k      |         |
| LVDS_BKLT_EN   | B79   | LVDS panel backlight enable                          | O 3.3V   |             |         |
| LVDS_BKLT_CTRL | B83   | LVDS panel backlight brightness control              | O 3.3V   |             |         |
| LVDS_I2C_CK    | A83   | DDC lines used for flat panel detection and control. | O 3.3V   | PU 2k2 3.3V |         |
| LVDS_I2C_DAT   | A84   | DDC lines used for flat panel detection and control. | I/O 3.3V | PU 2k2 3.3V |         |



#### Table 12TV-Out Signal Descriptions

| Signal   | Pin # | Description                                                                                                                                                    | I/O      | PU/PD | Comment       |
|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|---------------|
| TV_DAC_A | B97   | TVDAC Channel A Output supports the following: Composite video: CVBS<br>Component video: Chrominance (Pb) analog signal<br>S-Video: not used                   | O Analog |       | Not supported |
| TV_DAC_B | B98   | TVDAC Channel B Output supports the following: Composite video: not used<br>Component video: Luminance (Y) analog signal.<br>S-Video: Luminance analog signal. | O Analog |       | Not supported |
| TV_DAC_C | B99   | TVDAC Channel C Output supports the following: Composite video: not used<br>Component: Chrominance (Pr) analog signal.<br>S-Video: Chrominance analog signal.  | O Analog |       | Not supported |

#### Table 13 Miscellaneous Signal Descriptions

| Signal        | Pin # | Description                                                                                                                                                                                                                                     | I/O      | PU/PD       | Comment                                         |
|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------------------------------------------|
| I2C_CK        | B33   | General purpose I <sup>2</sup> C port clock output/input                                                                                                                                                                                        | I/O 3.3V | PU 4k7 3.3V |                                                 |
| I2C_DAT       | B34   | General purpose I <sup>2</sup> C port data I/O line                                                                                                                                                                                             | I/O 3.3V | PU 4k7 3.3V |                                                 |
| SPKR          | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                                                                                                                                                                     | O 3.3V   |             | SPEAKER is a boot strap signal (see note below) |
| BIOS_DISABLE# | A34   | Module BIOS disable input. Pull low to disable module BIOS. Used to allow off-<br>module BIOS implementations.                                                                                                                                  | I 3.3V   | PU 4k7 3.3V |                                                 |
| WDT           | B27   | Output indicating that a watchdog time-out event has occurred.                                                                                                                                                                                  | O 3.3V   | PU 10k 3.3V |                                                 |
| KBD_RST#      | A86   | Input to module from (optional) external keyboard controller that can force a reset. Pulled high on the module. This is a legacy artifact of the PC-AT.                                                                                         | I        |             |                                                 |
| KBD_A20GATE   | A87   | Input to module from (optional) external keyboard controller that can be used to control the CPU A20 gate line. The A20GATE restricts the memory access to the bottom megabyte and is a legacy artifact of the PC-AT. Pulled low on the module. | 1        |             |                                                 |

### ⇒Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 7.5 of this user's guide.



#### Table 14 General Purpose I/O Signal Descriptions

| Signal | Pin # | Description                                                                      | I/O    | PU/PD       | Comment |
|--------|-------|----------------------------------------------------------------------------------|--------|-------------|---------|
| GPO[0] | A93   | General purpose output pins. Upon a hardware reset, these outputs should be low. | O 3.3V | PU 10k 3.3V |         |
| GPO[1] | B54   | General purpose output pins. Upon a hardware reset, these outputs should be low. | O 3.3V | PU 10k 3.3V |         |
| GPO[2] | B57   | General purpose output pins. Upon a hardware reset, these outputs should be low. | O 3.3V | PU 10k 3.3V |         |
| GPO[3] | B63   | General purpose output pins. Upon a hardware reset, these outputs should be low. | O 3.3V | PU 10k 3.3V |         |
| GPI[0] | A54   | General purpose input pins. Pulled high internally on the module.                | I 3.3V | PU 10k 3.3V |         |
| GPI[1] | A63   | General purpose input pins. Pulled high internally on the module.                | I 3.3V | PU 10k 3.3V |         |
| GPI[2] | A67   | General purpose input pins. Pulled high internally on the module.                | I 3.3V | PU 10k 3.3V |         |
| GPI[3] | A85   | General purpose input pins. Pulled high internally on the module.                | I 3.3V | PU 10k 3.3V |         |

#### Table 15 Power and System Management Signal Descriptions

| Signal     | Pin # | Description                                                                                                                                                                                     | I/O        | PU/PD         | Comment                                 |
|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|-----------------------------------------|
| PWRBTN#    | B12   | Power button to bring system out of S5 (soft off), active on rising edge.                                                                                                                       | I 3.3VSB   | PU 10k 3.3VSB |                                         |
| SYS_RESET# | B49   | Reset button input. Active low input. Edge triggered.                                                                                                                                           | I 3.3VSB   | PU 10k 3.3VSB |                                         |
|            |       | System will not be held in hardware reset while this input is kept low.                                                                                                                         |            |               |                                         |
| CB_RESET#  | B50   | Reset output from module to Carrier Board. Active low. Issued by module chipset and may result                                                                                                  | O 3.3V     |               |                                         |
|            |       | from a low SYS_RESET# input, a low PWR_OK input, a VCC_12V power input that falls below                                                                                                         |            |               |                                         |
|            |       | the minimum specification, a watchdog timeout, or may be initiated by the module software.                                                                                                      |            |               |                                         |
| PWR_OK     | B24   | Power OK from main power supply. A high value indicates that the power is good.                                                                                                                 | I 3.3V     |               | Set by resistor divider to accept 3.3V. |
| SUS_STAT#  | B18   | Indicates imminent suspend operation; used to notify LPC devices.                                                                                                                               | O 3.3VSB   |               |                                         |
| SUS_S3#    | A15   | Indicates system is in Suspend to RAM state. Active-low output. An inverted copy of SUS_S3# on                                                                                                  | O 3.3VSB   | PU 10k 3.3VSB |                                         |
|            |       | the carrier board (also known as "PS_ON") may be used to enable the non-standby power on a typical ATX power supply.                                                                            |            |               |                                         |
| SUS_S4#    | A18   | Indicates system is in Suspend to Disk state. Active low output.                                                                                                                                | O 3.3VSB   | PU 10k 3.3VSB | Not supported                           |
| SUS_S5#    | A24   | Indicates system is in Soft Off state.                                                                                                                                                          | O 3.3VSB   | PU 10k 3.3VSB |                                         |
| WAKE0#     | B66   | PCI Express wake up signal.                                                                                                                                                                     | I 3.3VSB   | PU 10k 3.3VSB |                                         |
| WAKE1#     | B67   | General purpose wake up signal. May be used to implement wake-up on PS/2 keyboard or mouse activity.                                                                                            | I 3.3VSB   | PU 10k 3.3VSB |                                         |
| BATLOW#    | A27   | Battery low input. This signal may be driven low by external circuitry to signal that the system                                                                                                | I 3.3VSB   | PU 10k 3.3VSB |                                         |
|            |       | battery is low, or may be used to signal some other external power-management event.                                                                                                            |            |               |                                         |
| THRM#      | B35   | Input from off-module temp sensor indicating an over-temp situation.                                                                                                                            | I 3.3V     | PU 10k 3.3V   |                                         |
| THERMTRIP# | A35   | Active low output indicating that the CPU has entered thermal shutdown.                                                                                                                         | O 3.3V     | PU 10k 3.3V   |                                         |
| SMB_CK     | B13   | System Management Bus bidirectional clock line. Power sourced through 5V standby rail and main power rails.                                                                                     | I/O 3.3VSB | PU 2k2 3.3VSB |                                         |
| SMB_DAT#   | B14   | System Management Bus bidirectional data line. Power sourced through 5V standby rail and main power rails.                                                                                      | I/O 3.3VSB | PU 2k2 3.3VSB |                                         |
| SMB_ALERT# | B15   | System Management Bus Alert – active low input can be used to generate an SMI# (System Management Interrupt) or to wake the system. Power sourced through 5V standby rail and main power rails. | I 3.3VSB   | PU 10k 3.3VSB |                                         |



#### Table 16Power and GND Signal Descriptions

| Signal     | Pin #                                                                                                                                           | Description                                                                                                                                                                                                                                          | I/O | PU/PD | Comment |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|
| VCC_12V    | A97-A99<br>A101-A109<br>B101-B109                                                                                                               | Primary power input: +12V nominal. All available VCC_12V pins on the connector(s) shall be used.                                                                                                                                                     | Ρ   |       |         |
| VCC_5V_SBY | B84-B87                                                                                                                                         | Standby power input: +5.0V nominal. If VCC5_SBY is used, all available VCC_5V_SBY pins on the connector(s) shall be used. Only used for standby and suspend functions. May be left unconnected if these functions are not used in the system design. | Р   |       |         |
| VCC_RTC    | A47                                                                                                                                             | Real-time clock circuit-power input. Nominally +3.0V.                                                                                                                                                                                                | Р   |       |         |
| GND        | A1, A11, A21, A31,<br>A41, A51, A57, A66,<br>A80, A90, A96, A100,<br>A110, B1, B11, B21<br>,B31, B41, B51,<br>B60, B70, B80, B90,<br>B100, B110 | Ground - DC power and signal and AC signal return path.<br>All available GND connector pins shall be used and tied to Carrier Board GND plane.                                                                                                       | Ρ   |       |         |

# 7.2 A-B Connector Pinout

#### Table 17 Connector A-B Pinout

| Pin | Row A          | Pin | Row B       | Pin | Row A         | Pin | Row B         |
|-----|----------------|-----|-------------|-----|---------------|-----|---------------|
| A1  | GND (FIXED)    | B1  | GND (FIXED) | A56 | PCIE_TX4- (*) | B56 | PCIE_RX4- (*) |
| A2  | GBE0_MDI3-     | B2  | GBE0_ACT#   | A57 | GND           | B57 | GPO2          |
| A3  | GBE0_MDI3+     | B3  | LPC_FRAME#  | A58 | PCIE_TX3+     | B58 | PCIE_RX3+     |
| A4  | GBE0_LINK100#  | B4  | LPC_AD0     | A59 | PCIE_TX3-     | B59 | PCIE_RX3-     |
| A5  | GBE0_LINK1000# | B5  | LPC_AD1     | A60 | GND (FIXED)   | B60 | GND (FIXED)   |
| A6  | GBE0_MDI2-     | B6  | LPC_AD2     | A61 | PCIE_TX2+     | B61 | PCIE_RX2+     |
| A7  | GBE0_MDI2+     | B7  | LPC_AD3     | A62 | PCIE_TX2-     | B62 | PCIE_RX2-     |
| A8  | GBE0_LINK#     | B8  | LPC_DRQ0#   | A63 | GPI1          | B63 | GPO3          |
| A9  | GBE0_MDI1-     | B9  | LPC_DRQ1#   | A64 | PCIE_TX1+     | B64 | PCIE_RX1+     |
| A10 | GBE0_MDI1+     | B10 | LPC_CLK     | A65 | PCIE_TX1-     | B65 | PCIE_RX1-     |
| A11 | GND (FIXED)    | B11 | GND (FIXED) | A66 | GND           | B66 | WAKE0#        |
| A12 | GBE0_MDI0-     | B12 | PWRBTN#     | A67 | GPI2          | B67 | WAKE1#        |
| A13 | GBE0_MDI0+     | B13 | SMB_CK      | A68 | PCIE_TX0+     | B68 | PCIE_RX0+     |
| A14 | GBE0_CTREF (*) | B14 | SMB_DAT     | A69 | PCIE_TX0-     | B69 | PCIE_RX0-     |
| A15 | SUS_S3#        | B15 | SMB_ALERT#  | A70 | GND (FIXED)   | B70 | GND (FIXED)   |
| A16 | SATA0_TX+      | B16 | SATA1_TX+   | A71 | LVDS_A0+      | B71 | LVDS_B0+      |
| A17 | SATA0_TX-      | B17 | SATA1_TX-   | A72 | LVDS_A0-      | B72 | LVDS_B0-      |
| A18 | SUS_S4# (*)    | B18 | SUS_STAT#   | A73 | LVDS_A1+      | B73 | LVDS_B1+      |
| A19 | SATA0_RX+      | B19 | SATA1_RX+   | A74 | LVDS_A1-      | B74 | LVDS_B1-      |



| Pin | Row A         | Pin | Row B         | Pin  | Row A         | Pin  | Row B          |
|-----|---------------|-----|---------------|------|---------------|------|----------------|
| A20 | SATA0_RX-     | B20 | SATA1_RX-     | A75  | LVDS_A2+      | B75  | LVDS_B2+       |
| A21 | GND (FIXED)   | B21 | GND (FIXED)   | A76  | LVDS_A2-      | B76  | LVDS_B2-       |
| A22 | SATA2_TX+ (*) | B22 | SATA3_TX+ (*) | A77  | LVDS_VDD_EN   | B77  | LVDS_B3+       |
| A23 | SATA2_TX- (*) | B23 | SATA3_TX- (*) | A78  | LVDS_A3+      | B78  | LVDS_B3-       |
| A24 | SUS_S5#       | B24 | PWR_OK        | A79  | LVDS_A3-      | B79  | LVDS_BKLT_EN   |
| A25 | SATA2_RX+(*)  | B25 | SATA3_RX+ (*) | A80  | GND (FIXED)   | B80  | GND (FIXED)    |
| A26 | SATA2_RX-(*)  | B26 | SATA3_RX- (*) | A81  | LVDS_A_CK+    | B81  | LVDS_B_CK+     |
| A27 | BATLOW#       | B27 | WDT           | A82  | LVDS_A_CK-    | B82  | LVDS_B_CK-     |
| A28 | ATA_ACT#      | B28 | AC_SDIN2      | A83  | LVDS_I2C_CK   | B83  | LVDS_BKLT_CTRL |
| A29 | AC_SYNC       | B29 | AC_SDIN1      | A84  | LVDS_I2C_DAT  | B84  | VCC_5V_SBY     |
| A30 | AC_RST#       | B30 | AC_SDIN0      | A85  | GPI3          | B85  | VCC_5V_SBY     |
| A31 | GND (FIXED)   | B31 | GND (FIXED)   | A86  | KBD_RST#      | B86  | VCC_5V_SBY     |
| A32 | AC_BITCLK     | B32 | SPKR          | A87  | KBD_A20GATE   | B87  | VCC_5V_SBY     |
| A33 | AC_SDOUT      | B33 | I2C_CK        | A88  | PCIE0_CK_REF+ | B88  | RSVD           |
| A34 | BIOS_DISABLE# | B34 | I2C_DAT       | A89  | PCIE0_CK_REF- | B89  | VGA_RED        |
| A35 | THRMTRIP#     | B35 | THRM#         | A90  | GND (FIXED)   | B90  | GND (FIXED)    |
| A36 | USB6-         | B36 | USB7-         | A91  | RSVD          | B91  | VGA_GRN        |
| A37 | USB6+         | B37 | USB7+         | A92  | RSVD          | B92  | VGA_BLU        |
| A38 | USB_6_7_OC#   | B38 | USB_4_5_OC#   | A93  | GPO0          | B93  | VGA_HSYNC      |
| A39 | USB4-         | B39 | USB5-         | A94  | RSVD          | B94  | VGA_VSYNC      |
| A40 | USB4+         | B40 | USB5+         | A95  | RSVD          | B95  | VGA_I2C_CK     |
| A41 | GND (FIXED)   | B41 | GND (FIXED)   | A96  | GND           | B96  | VGA_I2C_DAT    |
| A42 | USB2-         | B42 | USB3-         | A97  | VCC_12V       | B97  | TV_DAC_A (*)   |
| A43 | USB2+         | B43 | USB3+         | A98  | VCC_12V       | B98  | TV_DAC_B (*)   |
| A44 | USB_2_3_OC#   | B44 | USB_0_1_OC#   | A99  | VCC_12V       | B99  | TV_DAC_C (*)   |
| A45 | USB0-         | B45 | USB1-         | A100 | GND (FIXED)   | B100 | GND (FIXED)    |
| A46 | USB0+         | B46 | USB1+         | A101 | VCC_12V       | B101 | VCC_12V        |
| A47 | VCC_RTC       | B47 | EXCD1_PERST#  | A102 | VCC_12V       | B102 | VCC_12V        |
| A48 | EXCD0_PERST#  | B48 | EXCD1_CPPE#   | A103 | VCC_12V       | B103 | VCC_12V        |
| A49 | EXCD0_CPPE#   | B49 | SYS_RESET#    | A104 | VCC_12V       | B104 | VCC_12V        |
| A50 | LPC_SERIRQ    | B50 | CB_RESET#     | A105 | VCC_12V       | B105 | VCC_12V        |
| A51 | GND (FIXED)   | B51 | GND (FIXED)   | A106 | VCC_12V       | B106 | VCC_12V        |
| A52 | PCIE_TX5+ (*) | B52 | PCIE_RX5+ (*) | A107 | VCC_12V       | B107 | VCC_12V        |
| A53 | PCIE_TX5- (*) | B53 | PCIE_RX5- (*) | A108 | VCC_12V       | B108 | VCC_12V        |
| A54 | GPI0          | B54 | GPO1          | A109 | VCC_12V       | B109 | VCC_12V        |
| A55 | PCIE_TX4+ (*) | B55 | PCIE_RX4+ (*) | A110 | GND (FIXED)   | B110 | GND (FIXED)    |

### • Note

The signals marked with an asterisk symbol (\*) are not supported on the conga-B915. PCIE\_TX3± and PCIE\_RX3± are used for the onboard Gigabit Ethernet and therefore are not available externally.



# 7.3 C-D Connector Signal Descriptions

### Table 18PCI Signal Descriptions

| Signal                    | Pin #       | Description                                                                                        | I/O      | PU/PD       | Comment |
|---------------------------|-------------|----------------------------------------------------------------------------------------------------|----------|-------------|---------|
|                           |             | PCI bus multiplexed address and data lines                                                         | I/O 3.3V |             |         |
| 6, 8, 10, 12]             | C30         |                                                                                                    |          |             |         |
| PCI_AD[1, 3,              | D22-        |                                                                                                    |          |             |         |
| 5, 7]                     | D25         |                                                                                                    |          |             |         |
| PCI_AD[9, 11,             | D27-        |                                                                                                    |          |             |         |
| 13, 15]                   | D30         |                                                                                                    |          |             |         |
| PCI_AD14                  | C32         |                                                                                                    |          |             |         |
| PCI_AD[16, 18,            |             |                                                                                                    |          |             |         |
| 20, 22]                   | D40         |                                                                                                    |          |             |         |
| PCI_AD[17, 19]            |             |                                                                                                    |          |             |         |
| PCI_AD[21, 23]            |             |                                                                                                    |          |             |         |
| PCI_AD[24, 26, 28, 30]    | D42-<br>D45 |                                                                                                    |          |             |         |
| 26, 30]<br>PCI_AD[25, 27, |             |                                                                                                    |          |             |         |
| 29, 31]                   | C45-<br>C48 |                                                                                                    |          |             |         |
| PCI C/BE0#                | D26         | PCI bus byte enable lines, active low                                                              | I/O 3.3V |             |         |
| PCI_C/BE0#<br>PCI_C/BE1#  | C33         |                                                                                                    | 10 3.30  |             |         |
| PCI C/BE2#                | C38         |                                                                                                    |          |             |         |
| PCI C/BE3#                | C44         |                                                                                                    |          |             |         |
| PCI DEVSEL#               | C36         | PCI bus Device Select, active low.                                                                 | I/O 3.3V | PU 8k2 3.3V |         |
| PCI_FRAME#                | D36         | PCI bus Frame control line, active low.                                                            | I/O 3.3V | PU 8k2 3.3V |         |
| PCI_IRDY#                 | C37         | PCI bus Initiator Ready control line, active low.                                                  | I/O 3.3V | PU 8k2 3.3V |         |
| PCI_TRDY#                 | D35         | PCI bus Target Ready control line, active low.                                                     | I/O 3.3V | PU 8k2 3.3V |         |
| PCI_STOP#                 | D34         | PCI bus STOP control line, active low, driven by cycle initiator.                                  | I/O 3.3V | PU 8k2 3.3V |         |
| PCI_PAR                   | D32         | PCI bus parity                                                                                     | I/O 3.3V |             |         |
| PCI_PERR#                 | C34         | Parity Error: An external PCI device drives PERR# when it receives data that has a parity error.   | I/O 3.3V | PU 8k2 3.3V |         |
| PCI REQ0#                 | C22         | PCI bus master request input lines, active low.                                                    | 1 3.3V   | PU 8k2 3.3V |         |
| PCI_REQ1#                 | C19         |                                                                                                    |          |             |         |
| PCI_REQ2#                 | C17         |                                                                                                    |          |             |         |
| PCI_REQ3#                 | D20         |                                                                                                    |          |             |         |
| PCI_GNT0#                 | C20         | PCI bus master grant output lines, active low.                                                     | O 3.3V   |             |         |
| PCI_GNT1#                 | C18         |                                                                                                    |          |             |         |
| PCI_GNT2#                 | C16         |                                                                                                    |          |             |         |
| PCI_GNT3#                 | D19         |                                                                                                    |          |             |         |
| PCI_RESET#                | C23         | PCI Reset output, active low.                                                                      | O 3.3V   |             |         |
| PCI_LOCK#                 | C35         | PCI Lock control line, active low.                                                                 | I/O 3.3V | PU 8k2 3.3V |         |
| PCI_SERR#                 | D33         | System Error: SERR# may be pulsed active by any PCI device that detects a system error condition.  | I/O 3.3V | PU 8k2 3.3V |         |
| PCI_PME#                  | C15         | PCI Power Management Event: PCI peripherals drive PME# to wake system from low-power states S1–S5. | I 3.3VSB |             |         |
| PCI_CLKRUN#               | D48         | Bidirectional pin used to support PCI clock run protocol for mobile systems.                       | I/O 3.3V | PU 8k2 3.3V |         |



| Signal    | Pin # | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O    | PU/PD       | Comment       |
|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|---------------|
| PCI_IRQA# | C49   | PCI interrupt request lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I 3.3V | PU 10k 3.3V |               |
| PCI_IRQB# | C50   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |             |               |
| PCI_IRQC# | D46   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |             |               |
| PCI_IRQD# | D47   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |             |               |
| PCI_CLK   | D50   | PCI 33MHz clock output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | O 3.3V |             |               |
| PCI_M66EN | D49   | <ul> <li>Module input signal indicates whether an off-module PCI device is capable of 66MHz operation. Pulled to GND by Carrier Board device or by Slot Card if the devices are NOT capable of 66MHz operation.</li> <li>If the module is not capable of supporting 66MHz PCI operation, this input may be a no-connect on the module.</li> <li>If the module is capable of supporting 66MHz PCI operation, and if this input is held low by the carrier board, the module PCI interface shall operate at 33MHz.</li> </ul> | 1      |             | Not connected |

### Table 19IDE Signal Descriptions

| Signal            | Pin #    | Description                                                                                           | I/O      | PU/PD       | Comment |
|-------------------|----------|-------------------------------------------------------------------------------------------------------|----------|-------------|---------|
| IDE_D0            | D7       | Bidirectional data to / from IDE device.                                                              | I/O 3.3V |             |         |
| IDE_D1            | C10      |                                                                                                       |          |             |         |
| IDE_D2            | C8       |                                                                                                       |          |             |         |
| IDE_D3            | C4       |                                                                                                       |          |             |         |
| IDE_D4            | D6       |                                                                                                       |          |             |         |
| IDE_D5            | D2       |                                                                                                       |          |             |         |
| IDE_D6            | C3       |                                                                                                       |          |             |         |
| IDE_D7            | C2       |                                                                                                       |          |             |         |
| IDE_D8            | C6       |                                                                                                       |          |             |         |
| IDE_D9<br>IDE_D10 | C7<br>D3 |                                                                                                       |          |             |         |
| IDE_D10           | D3<br>D4 |                                                                                                       |          |             |         |
| IDE_D11           | D4<br>D5 |                                                                                                       |          |             |         |
| IDE_D12           | C9       |                                                                                                       |          |             |         |
| IDE_D10           | C12      |                                                                                                       |          |             |         |
| IDE_D15           | C5       |                                                                                                       |          |             |         |
| IDE_A[0.2]        | D13-D15  | Address lines to IDE device.                                                                          | O 3.3V   |             |         |
| IDE_IOW#          | D9       | I/O write line to IDE device. Data latched on trailing (rising) edge.                                 | O 3.3V   |             |         |
| IDE_IOR#          | C14      | I/O read line to IDE device.                                                                          | O 3.3V   |             |         |
| IDE_REQ           | D8       | IDE Device DMA Request. It is asserted by the IDE device to request a data transfer.                  | 1 3.3V   |             |         |
| IDE_ACK#          | D10      | IDE Device DMA Acknowledge.                                                                           | O 3.3V   |             |         |
| IDE_CS1#          | D16      | IDE Device Chip Select for 1F0h to 1FFh range.                                                        | O 3.3V   |             |         |
| IDE_CS3#          | D17      | IDE Device Chip Select for 3F0h to 3FFh range.                                                        | O 3.3V   |             |         |
| IDE_IORDY         | C13      | IDE device I/O ready input. Pulled low by the IDE device to extend the cycle.                         | I 3.3V   | PU 4k7 3.3V |         |
| IDE_RESET#        | D18      | Reset output to IDE device, active low.                                                               | O 3.3V   |             |         |
| IDE_IRQ           | D12      | Interrupt request from IDE device.                                                                    | I 3.3V   | PU 8k2 3.3V |         |
| IDE_CBLID#        | D77      | Input from off-module hardware indicating the type of IDE cable being used. High indicates a 40-pin   | I 3.3V   | PD 10k      |         |
|                   |          | cable used for legacy IDE modes. Low indicates that an 80-pin cable with interleaved grounds is used. |          |             |         |
|                   |          | Such a cable is required for Ultra-DMA 66, 100 and 133 modes.                                         |          |             |         |



| Signal    | Pin # | Description                                                                                          | I/O  | PU/PD | Comment |
|-----------|-------|------------------------------------------------------------------------------------------------------|------|-------|---------|
| PEG RX0+  | C52   | PCI Express Graphics Receive Input differential pairs. Some of these lines are multiplexed with SDVO | 1    |       |         |
| PEG RX0-  | C53   | lines.                                                                                               | PCIE |       |         |
| PEG RX1+  | C55   | Note: Can also be used as PCI Express Receive Input differential pairs 16 through 31 known as        |      |       |         |
| PEG_RX1-  | C56   | PCIE_RX[16-31] + and                                                                                 |      |       |         |
| PEG_RX2+  | C58   |                                                                                                      |      |       |         |
| PEG_RX2-  | C59   |                                                                                                      |      |       |         |
| PEG_RX3+  | C61   |                                                                                                      |      |       |         |
| PEG_RX3-  | C62   |                                                                                                      |      |       |         |
| PEG_RX4+  | C65   |                                                                                                      |      |       |         |
| PEG_RX4-  | C66   |                                                                                                      |      |       |         |
| PEG_RX5+  | C68   |                                                                                                      |      |       |         |
| PEG_RX5-  | C69   |                                                                                                      |      |       |         |
| PEG_RX6+  | C71   |                                                                                                      |      |       |         |
| PEG_RX6-  | C72   |                                                                                                      |      |       |         |
| PEG_RX7+  | C74   |                                                                                                      |      |       |         |
| PEG_RX7-  | C75   |                                                                                                      |      |       |         |
| PEG_RX8+  | C78   |                                                                                                      |      |       |         |
| PEG_RX8-  | C79   |                                                                                                      |      |       |         |
| PEG_RX9+  | C81   |                                                                                                      |      |       |         |
| PEG_RX9-  | C82   |                                                                                                      |      |       |         |
| PEG_RX10+ | C85   |                                                                                                      |      |       |         |
| PEG_RX10- | C86   |                                                                                                      |      |       |         |
| PEG_RX11+ | C88   |                                                                                                      |      |       |         |
| PEG_RX11- | C89   |                                                                                                      |      |       |         |
| PEG_RX12+ | C91   |                                                                                                      |      |       |         |
| PEG_RX12- | C92   |                                                                                                      |      |       |         |
| PEG_RX13+ | C94   |                                                                                                      |      |       |         |
| PEG_RX13- | C95   |                                                                                                      |      |       |         |
| PEG_RX14+ | C98   |                                                                                                      |      |       |         |
| PEG_RX14- | C99   |                                                                                                      |      |       |         |
| PEG_RX15+ | C101  |                                                                                                      |      |       |         |
| PEG_RX15- | C102  |                                                                                                      |      |       |         |

### Table 20PCI Express Signal Descriptions (x16 Graphics)



| PEG_TX0+         D52         PCI Express Graphics Transmit Output differential pairs. Some of these lines are multiplexed with         O         PCIE           PEG_TX1+         D55         Note: Can also be used as PCI Express Transmit Output differential pairs 16 through 31 known as         PCIE         PCIE           PEG_TX1+         D56         PCIE_TX[16-31] + and         PCIE         PCIE         PCIE           PEG_TX2+         D57         PCIE_TX[16-31] + and         PCIE         PCIE         PCIE           PEG_TX3+         D61         PCIE_TX[16-31] + and         PCIE         PCIE         PCIE           PEG_TX3+         D61         PCIE_TX[16-31] + and         PCIE         PCIE         PCIE           PEG_TX3+         D62         PCIE_TX[16-31] + and         PCIE         PCIE         PCIE           PEG_TX3+         D64         PCIE         PCIE         PCIE         PCIE         PCIE           PEG_TX4-         D65         PCIE         PCIE         PCIE         PCIE         PCIE           PEG_TX6+         D72         PCIE         PCIE </th <th></th> <th></th> <th></th> <th>r</th> <th>1</th> <th></th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |      |                                                                                                         | r      | 1      |                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|---------------------------------------------------------------------------------------------------------|--------|--------|-------------------------------|
| PEG_TX1+         DS5         Note: Can also be used as PCI Express Transmit Output differential pairs 16 through 31 known as         Image: Canadian and Canadian a | PEG_TX0+     | D52  | PCI Express Graphics Transmit Output differential pairs. Some of these lines are multiplexed with       | 0      |        |                               |
| PEG_TX1-       D56       PCIE_TX1[16-31] + and         PEG_TX2-       D57         PEG_TX3-       D61         PEG_TX3-       D62         PEG_TX4-       D66         PEG_TX5-       D68         PEG_TX6-       D69         PEG_TX6-       D69         PEG_TX6-       D71         PEG_TX6-       D72         PEG_TX7-       D76         PEG_TX7-       D76         PEG_TX8-       D78         PEG_TX8-       D78         PEG_TX8-       D78         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX9-       B81         PEG_TX10-       D86         PEG_TX11-       D88         PEG_TX12-       D91         PEG_TX12-       D91         PEG_TX12-       D91         PEG_TX13-       D84         PEG_TX14-       D89         PEG_TX13-       D84         PEG_TX14-       D89         PEG_TX13-       D94         PEG_TX14-       D89         PEG_TX14-       D89         PEG_TX14-       D89         PEG_TX15-       D102     <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |      |                                                                                                         | PCIE   |        |                               |
| PEG_TX2+       D58       D57         PEG_TX2-       D57         PEG_TX3+       D61         PEG_TX4+       D65         PEG_TX4+       D66         PEG_TX5-       D68         PEG_TX6+       D71         PEG_TX6+       D71         PEG_TX6+       D71         PEG_TX6-       D72         PEG_TX6-       D72         PEG_TX7-       D75         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX8-       D82         PEG_TX1-       D85         PEG_TX1-       D85         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX1-       D85         PEG_TX1-       D85         PEG_TX1-       D86         PEG_TX1-       D86         PEG_TX1-       D87         PEG_TX1-       D89         PEG_TX1-       D89         PEG_TX1-       D89         PEG_TX1-       D89         PEG_TX1-       D89         PEG_TX1-       D99         PEG_TX1-       D90         PEG_TX1- <td></td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |      |                                                                                                         |        |        |                               |
| PEG_TX2-       D67         PEG_TX3-       D61         PEG_TX3-       D62         PEG_TX4-       D66         PEG_TX5-       D69         PEG_TX5-       D69         PEG_TX6-       D71         PEG_TX6-       D71         PEG_TX6-       D71         PEG_TX6-       D71         PEG_TX6-       D72         PEG_TX6-       D74         PEG_TX6-       D75         PEG_TX7-       D76         PEG_TX8-       D78         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX8-       D70         PEG_TX8-       D71         PEG_TX8-       D73         PEG_TX8-       D74         PEG_TX8-       D75         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX1-       D86         PEG_TX1-       D86         PEG_TX1-       D80         PEG_TX1-       D81         PEG_TX1-       D81         PEG_TX1-       D82         PEG_TX1-       D81         PEG_TX1-       D82         PEG_TX1-       D82 <td></td> <td></td> <td>PCIE_TX[16-31] + and</td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |      | PCIE_TX[16-31] + and                                                                                    |        |        |                               |
| PEG_TX3+       D61         PEG_TX3-       D62         PEG_TX4+       D65         PEG_TX4-       D66         PEG_TX5-       D69         PEG_TX6-       D71         PEG_TX6-       D72         PEG_TX6-       D72         PEG_TX7-       D75         PEG_TX8-       D81         PEG_TX8-       D82         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX8-       D81         PEG_TX8-       D82         PEG_TX1-       D85         PEG_TX1-       D86         PEG_TX1-       D86         PEG_TX1-       D86         PEG_TX1-       D86         PEG_TX1-       D87         PEG_TX1-       D86         PEG_TX1-       D86         PEG_TX1-       D87         PEG_TX1-       D88         PEG_TX1-       D96         PEG_TX1-       D97         PEG_TX1-       D98         PEG_TX1-       D96         PEG_TX1-       D97         PEG_TX1-       D96         PEG_TX1-       D97 <td></td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |      |                                                                                                         |        |        |                               |
| PEG_TX3-         D62           PEG_TX4-         D66           PEG_TX4-         D66           PEG_TX5-         D69           PEG_TX6-         D71           PEG_TX7-         D74           PEG_TX8-         D71           PEG_TX8-         D71           PEG_TX7-         D74           PEG_TX8-         D73           PEG_TX8-         D74           PEG_TX8-         D75           PEG_TX8-         D76           PEG_TX8-         D77           PEG_TX8-         D78           PEG_TX8-         D79           PEG_TX9-         D82           PEG_TX9-         D82           PEG_TX10-         D86           PEG_TX11-         D88           PEG_TX12-         D91           PEG_TX12-         D91           PEG_TX13-         D94           PEG_TX14-         D88           PEG_TX14-         D89           PEG_TX14-         D99           PEG_TX14-         D99           PEG_TX14-         D99           PEG_TX14-         D99           PEG_TX14-         D99           PEG_TX15-         D101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |      |                                                                                                         |        |        |                               |
| PEG_TX4+       D65         PEG_TX5+       D68         PEG_TX5+       D68         PEG_TX6+       D71         PEG_TX6-       D72         PEG_TX7-       D75         PEG_TX8-       D78         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX9-       D81         PEG_TX9-       D81         PEG_TX1-       D85         PEG_TX1-       D86         PEG_TX1-       D86         PEG_TX1-       D87         PEG_TX1-       D86         PEG_TX1-       D87         PEG_TX1-       D86         PEG_TX1-       D87         PEG_TX1-       D86         PEG_TX1-       D87         PEG_TX1-       D88         PEG_TX1-       D89         PEG_TX12-       D91         PEG_TX12-       D92         PEG_TX13-       D94         PEG_TX14-       D98         PEG_TX14-       D99         PEG_TX14-       D99         PEG_TX14-       D90         PEG_TX14-       D91         PEG_TX14-       D93         PEG_TX14-       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |      |                                                                                                         |        |        |                               |
| PEG_TX4-       D66         PEG_TX5-       D69         PEG_TX6-       D71         PEG_TX7-       D74         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX7-       D74         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX9-       D81         PEG_TX1-       D74         PEG_TX8-       D79         PEG_TX8-       D79         PEG_TX1-       D74         PEG_TX9-       D82         PEG_TX1-       D74         PEG_TX1-       D74         PEG_TX1-       D75         PEG_TX1-       D80         PEG_TX1-       D80         PEG_TX1-       D80         PEG_TX12-       D92         PEG_TX12-       D92         PEG_TX13-       D94         PEG_TX14-       D99         PEG_TX14-       D94         PEG_TX14-       D94         PEG_TX14-       D94         PEG_TX14-       D94         PEG_TX15-       D101         PEG_TX15-       D101         PEG_TX14-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |      |                                                                                                         |        |        |                               |
| PEG_TX6+         D68           PEG_TX6+         D69           PEG_TX6+         D71           PEG_TX6+         D71           PEG_TX7-         D74           PEG_TX7-         D75           PEG_TX8-         D79           PEG_TX9+         D81           PEG_TX0-         D85           PEG_TX10-         D85           PEG_TX11-         D86           PEG_TX12-         D82           PEG_TX12-         D82           PEG_TX10-         D85           PEG_TX11-         D86           PEG_TX12-         D82           PEG_TX12-         D82           PEG_TX12-         D82           PEG_TX12-         D84           PEG_TX12-         D82           PEG_TX12-         D82           PEG_TX12-         D82           PEG_TX12-         D82           PEG_TX13-         D94           PEG_TX13-         D95           PEG_TX14-         D84           PEG_TX14-         D98           PEG_TX15-         D102           PEG_TX14-         D94           PEG_TX15-         D102           PEG_ENABLE#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |      |                                                                                                         |        |        |                               |
| PEG_TX6-<br>PEG_TX6-<br>PEG_TX6-<br>D72         D69<br>PEG_TX6-<br>PEG_TX7+<br>D74         D74           PEG_TX7-<br>D75         D74           PEG_TX8+<br>PEG_TX8+<br>D78         D78           PEG_TX8+<br>D79         D79           PEG_TX9-<br>D82         D82           PEG_TX10+<br>D86         D82           PEG_TX10+<br>D86         D86           PEG_TX10+<br>D86         D87           PEG_TX12-<br>D91         D92           PEG_TX12-<br>D92         D92           PEG_TX12-<br>D92         D92           PEG_TX12-<br>D92         D92           PEG_TX12-<br>D92         D92           PEG_TX14-<br>D95         D94           PEG_TX14-<br>D96         D95           PEG_TX15-<br>D102         D101           PEG_TX15-<br>D102         D101           PEG_TX15-<br>D102         PEG_LANE_RV# is a boot<br>aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.<br>1.05V         strap signal (see note below)           PEG_ENABLE#         D97         Strap to enable PCI Express Xf 6 external graphics interface. Pull low to disable internal graphics ad         13.3V         PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |      |                                                                                                         |        |        |                               |
| PEG_TX6+         D71           PEG_TX6+         D72           PEG_TX7+         D74           PEG_TX7-         D75           PEG_TX8-         D79           PEG_TX9+         D81           PEG_TX10-         D85           PEG_TX10-         D86           PEG_TX11+         D88           PEG_TX12+         D91           PEG_TX12+         D91           PEG_TX13-         D95           PEG_TX14-         D98           PEG_TX15-         D101           PEG_TX15-         D102           PEG_LANE_RV#         D54           PEG_LANE_RV# is a boot         strap signal (see note below)           PEG_ENABLE#         D97           Strap to enable PCI Express Graphics lane reversal inputs interface. Pull low to disable internal graphics and 13.33           PU 10k         Strap to enable PCI Express 16 external graphics interface. Pull low to disable internal graphics and 13.33  <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |      |                                                                                                         |        |        |                               |
| PEG_TX6-<br>PEG_TX7-<br>D75D72PEG_TX7-<br>PEG_TX8+<br>D75PEG_TX8+<br>PEG_TX9-<br>D81PEG_TX9-<br>PEG_TX9-<br>D82PEG_TX9-<br>D86PEG_TX0-<br>PEG_TX10-PEG_TX10-<br>D86PEG_TX11+<br>PEG_TX12-<br>D91PEG_TX12-<br>D92PEG_TX12-<br>D95PEG_TX13-<br>D95PEG_TX14-<br>D96PEG_TX14-<br>D97PEG_TX15-<br>D101PEG_TX15-<br>D102PEG_TX15-<br>D102PEG_LANE_RV#<br>aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.<br>1.05VPEG_ENABLE#<br>D97PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable intermal graphics and<br>115.3VPU10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |      |                                                                                                         |        |        |                               |
| PEG_TX7+D74PEG_TX7-D75PEG_TX8+D78PEG_TX8-D79PEG_TX9-D81PEG_TX9-D82PEG_TX10+D85PEG_TX10-D86PEG_TX11-D89PEG_TX12+D91PEG_TX12+D91PEG_TX13-D94PEG_TX14+D98PEG_TX14+D99PEG_TX15-D101PEG_TX15-D101PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV# is a boot strap signal (see note below)PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and 13.33PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PEG_TX6+     |      |                                                                                                         |        |        |                               |
| PEG_TX7-<br>PEG_TX8+D75<br>PEG_TX8+D75<br>PEG_TX8+D78<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PEG_TX6-     |      |                                                                                                         |        |        |                               |
| PEG_TX8+<br>PEG_TX8-<br>D79D78PEG_TX8-<br>PEG_TX9+<br>D81PEG_TX9-<br>D82PEG_TX9-<br>D82PEG_TX10+<br>D85PEG_TX11+<br>D86PEG_TX11+<br>D87PEG_TX12+<br>D92PEG_TX13+<br>D94PEG_TX14+<br>D92PEG_TX14+<br>D92PEG_TX15+<br>D101PEG_TX15+<br>D102PEG_TX15+<br>D102PEG_TX15+<br>D102PEG_TX15+<br>D102PEG_LANE_RV#<br>aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.<br>aware that the SDVO lines that share this interface. Pull low to disable internal graphics and<br>I 1.3.3VPEG_ENABLE#D97PEG_ENABLE#D97Strap to enable PCI Express X16 external graphics interface. Pull low to disable internal graphics and<br>I 1.3.3VI 1.3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |      |                                                                                                         |        |        |                               |
| PEG_TX8-<br>PEG_TX9+<br>PG_TX10+<br>D82<br>PEG_TX10-<br>D85<br>PEG_TX10-<br>D86<br>PEG_TX10-<br>D86<br>PEG_TX11-<br>D87<br>PEG_TX12+<br>D91<br>PEG_TX12+<br>D91<br>PEG_TX12+<br>D91<br>PEG_TX13+<br>D94<br>PEG_TX13+<br>D94<br>PEG_TX14+<br>D95<br>PEG_TX14+<br>D96<br>PEG_TX15+<br>D101<br>PEG_TX15+<br>D102Image: Comparison of the start of the st     | PEG_TX7-     | D75  |                                                                                                         |        |        |                               |
| PEG_TX9+D81PEG_TX9-D82PEG_TX10-D85PEG_TX10-D86PEG_TX11-D89PEG_TX12+D91PEG_TX12-D92PEG_TX13+D94PEG_TX13-D95PEG_TX14+D98PEG_TX14+D99PEG_TX15+D10PEG_TX15-D102PEG_TX15-D102PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and13.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              | D78  |                                                                                                         |        |        |                               |
| PEG_TX9-<br>PEG_TX10+<br>PEG_TX10-<br>PEG_TX11-D82<br>PEG_TX11-<br>D88<br>PEG_TX11-D84<br>PEG_TX11-<br>D89<br>PEG_TX12+D91<br>PEG_TX12-<br>D92<br>PEG_TX12-D84<br>PEG_TX12-<br>D92<br>PEG_TX13+<br>D94<br>PEG_TX13-<br>D95<br>PEG_TX14-D94<br>PEG_TX13-<br>D95<br>PEG_TX14-D95<br>PEG_TX14-<br>D97PEG_LANE_RV# is a boot<br>aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.IPEG_LANE_RV# is a boot<br>strap signal (see note below)PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andI 3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PEG_TX8-     |      |                                                                                                         |        |        |                               |
| PEG_TX10+D85PEG_TX10-D86PEG_TX11+D88PEG_TX11+D89PEG_TX12+D91PEG_TX12-D92PEG_TX13+D94PEG_TX13-D95PEG_TX14+D98PEG_TX14+D99PEG_TX15+D101PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and13.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PEG_TX9+     |      |                                                                                                         |        |        |                               |
| PEG_TX10-D86PEG_TX11+D88PEG_TX11-D89PEG_TX12-D92PEG_TX12-D92PEG_TX13+D94PEG_TX13-D95PEG_TX14+D98PEG_TX15+D101PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andI 3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |      |                                                                                                         |        |        |                               |
| PEG_TX11+D88PEG_TX11-D89PEG_TX12+D91PEG_TX12-D92PEG_TX13-D94PEG_TX13-D95PEG_TX13-D95PEG_TX14+D98PEG_TX15+D101PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andI 3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              | D85  |                                                                                                         |        |        |                               |
| PEG_TX11-D89PEG_TX12+D91PEG_TX12-D92PEG_TX13-D94PEG_TX13-D95PEG_TX13-D95PEG_TX14+D98PEG_TX14-D99PEG_TX15+D101PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andI 3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PEG_TX10-    | D86  |                                                                                                         |        |        |                               |
| PEG_TX12+D91PEG_TX12-D92PEG_TX13+D94PEG_TX13-D95PEG_TX13-D95PEG_TX14+D98PEG_TX14-D99PEG_TX15+D101PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andI 3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PEG_TX11+    | D88  |                                                                                                         |        |        |                               |
| PEG_TX12-D92PEG_TX13+D94PEG_TX13-D95PEG_TX13-D95PEG_TX14+D98PEG_TX14-D99PEG_TX15+D101PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andI 3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PEG_TX11-    | D89  |                                                                                                         |        |        |                               |
| PEG_TX13+D94PEG_TX13-D95PEG_TX13-D95PEG_TX14+D98PEG_TX14-D99PEG_TX15+D101PEG_TX15-D102PEG_LANE_RV#D54PEG_LANE_RV#D54PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andI 3.3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PEG_TX12+    |      |                                                                                                         |        |        |                               |
| PEG_TX13-<br>PEG_TX14+D95<br>D98<br>PEG_TX14-D99<br>D99<br>PEG_TX15+L101<br>D101<br>PEG_TX15-PEG_TX15-<br>D102D101<br>PEG_TX15-PEG_LANE_RV#D54<br>aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.IPEG_LANE_RV# is a boot<br>strap signal (see note below)PEG_ENABLE#D97Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics andIS3VPU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PEG_TX12-    |      |                                                                                                         |        |        |                               |
| PEG_TX14+       D98         PEG_TX14-       D99         PEG_TX15+       D101         PEG_TX15-       D102         PEG_LANE_RV#       D54         PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. Be laware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.       1.05V         PEG_ENABLE#       D97       Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and l 3.3V       PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PEG_TX13+    |      |                                                                                                         |        |        |                               |
| PEG_TX14-       D99         PEG_TX15+       D101         PEG_TX15-       D102         PEG_LANE_RV#       D54         PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. Be aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.       1.05V         PEG_ENABLE#       D97       Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and 13.3V       PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PEG_TX13-    |      |                                                                                                         |        |        |                               |
| PEG_TX15+       D101         PEG_TX15-       D102         PEG_LANE_RV#       D54         PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. Be aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.       1.05V         PEG_ENABLE#       D97       Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and       I 3.3V       PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PEG_TX14+    | D98  |                                                                                                         |        |        |                               |
| PEG_TX15-       D102       D         PEG_LANE_RV#       D54       PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. Be aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.       I       PEG_LANE_RV# is a boot strap signal (see note below)         PEG_ENABLE#       D97       Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and       I 3.3V       PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PEG_TX14-    | D99  |                                                                                                         |        |        |                               |
| PEG_LANE_RV#       D54       PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. Be aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.       I       PEG_LANE_RV# is a boot strap signal (see note below)         PEG_ENABLE#       D97       Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and I 3.3V       PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PEG_TX15+    | D101 |                                                                                                         |        |        |                               |
| aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.       1.05V       strap signal (see note below)         PEG_ENABLE#       D97       Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and       I 3.3V       PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PEG_TX15-    | D102 |                                                                                                         |        |        |                               |
| aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.       1.05V       strap signal (see note below)         PEG_ENABLE#       D97       Strap to enable PCI Express x16 external graphics interface. Pull low to disable internal graphics and       I 3.3V       PU 10k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PEG_LANE_RV# | D54  | PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. Be | 1      |        | PEG_LANE_RV# is a boot        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              |      |                                                                                                         |        |        | strap signal (see note below) |
| enable the x16 interface. 3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PEG_ENABLE#  | D97  |                                                                                                         | 1 3.3V | PU 10k |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              |      | enable the x16 interface.                                                                               |        | 3.3V   |                               |

PCI Express Graphics x16 link is only available on conga-B915 variants equipped with the Intel<sup>®</sup> 82915GME chipset. On these variants it is also possible to optionally use the first two differential signal pairs of the PEG port (PEG\_RX0± and PEG\_TX0±) for connecting x1 PCI Express devices instead of using the x16 link. This will increase the available PCI Express links, as explained in section 4.1.7, by one additional x1 link. This additional link cannot be linked together with the other PCI Express links found on the conga-B915.

### Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 7.5 of this user's guide.



#### Table 21SDVO Signal Descriptions

| Signal         | Pin # | Description                                                                                          | I/O     | PU/PD | Comment                            |
|----------------|-------|------------------------------------------------------------------------------------------------------|---------|-------|------------------------------------|
| SDVOB_RED+     | D52   | Serial Digital Video B red output differential pair. Multiplexed with PEG_TX[0]+ and PEG_TX[0]- pair | O PCIE  |       |                                    |
| SDVOB_RED-     | D53   | on conga-B915 variants equipped with Intel <sup>®</sup> 82915GME chipsets.                           |         |       |                                    |
| SDVOB_GRN+     | D55   | Serial Digital Video B green output differential pair. Multiplexed with PEG_TX[1]+ and PEG_TX[1]-    | O PCIE  |       |                                    |
| SDVOB_GRN-     | D56   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVOB_BLU+     | D58   | Serial Digital Video B blue output differential pair. Multiplexed with PEG_TX[2]+ and PEG_TX[2]-     | O PCIE  |       |                                    |
| SDVOB_BLU-     | D59   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVOB_CK+      | D61   | Serial Digital Video B clock output differential pair. Multiplexed with PEG_TX[3]+ and PEG_TX[3]-    | O PCIE  |       |                                    |
| SDVOB_CK-      | D62   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVOB_INT+     | C55   | Serial Digital Video B interrupt input differential pair. Multiplexed with PEG_RX[1]+ and PEG_RX[1]- | I PCIE  |       |                                    |
| SDVOB_INT-     | C56   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVOC_RED+     | D65   | Serial Digital Video C red output differential pair. Multiplexed with PEG_TX[4]+ and PEG_TX[4]- pair | O PCIE  |       |                                    |
| SDVOC_RED-     | D66   | on conga-B915 variants equipped with Intel <sup>®</sup> 82915GME chipsets.                           |         |       |                                    |
| SDVOC_GRN+     | D68   | Serial Digital Video C green output differential pair. Multiplexed with PEG_TX[5]+ and PEG_TX[5]-    | O PCIE  |       |                                    |
| SDVOC_GRN-     | D69   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVOC_BLU+     | D71   | Serial Digital Video C blue output differential pair. Multiplexed with PEG_TX[6]+ and PEG_TX[6]-     | O PCIE  |       |                                    |
| SDVOC_BLU-     | D72   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVOC_CK+      | D74   | Serial Digital Video C clock output differential pair. Multiplexed with PEG_TX[7]+ and PEG_TX[7]-    | O PCIE  |       |                                    |
| SDVOC_CK-      | D75   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVOC_INT+     | C68   | Serial Digital Video C interrupt input differential pair. Multiplexed with PEG_RX[5]+ and PEG_RX[5]- | I PCIE  |       |                                    |
| SDVOC_INT-     | C69   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVO_TVCLKIN+  | C52   | Serial Digital Video TV-OUT synchronization clock input differential pair. Multiplexed with PEG_     | I PCIE  |       |                                    |
| SDVO_TVCLKIN-  | C53   | RX[0]+ and PEG_RX[0]- pair on conga-B915 variants equipped with Intel® 82915GME chipsets.            |         |       |                                    |
| SDVO_FLDSTALL+ | C58   | Serial Digital Video Field Stall input differential pair. Multiplexed with PEG_RX[2]+ and PEG_RX[2]- | I PCIE  |       |                                    |
| SDVO_FLDSTALL- | C59   | pair on conga-B915 variants equipped with Intel® 82915GME chipsets.                                  |         |       |                                    |
| SDVO_I2C_CK    | D73   | SDVO I <sup>2</sup> C clock line to set up SDVO peripherals.                                         | O 2.5V  |       |                                    |
| (SDVO_CLK)     |       |                                                                                                      |         |       |                                    |
| SDVO_I2C_DAT   | C73   | SDVO I <sup>2</sup> C data line to set up SDVO peripherals.                                          | I/O     |       | SDVO_I2C_DAT is a                  |
| (SDVO_DATA)    |       |                                                                                                      | OD 2.5V |       | boot strap signal (see note below) |

#### ⇒Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 7.5 of this user's guide.



#### Table 22 Module Type Definition Signal Description

| Signal                     | Pin #             | Description                                                                    |                                                                        |                                                                       |                                                                                                                                                                                                                                                  | I/O | Comment                                                                                                                                                                                                                |
|----------------------------|-------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TYPE0#<br>TYPE1#<br>TYPE2# | C54<br>C57<br>D57 | The TYPE pins ind<br>the module to eith<br>TYPE2#<br>X<br>NC<br>NC<br>NC<br>NC | er ground (GND) or are no-cor<br>TYPE1#<br>X<br>NC<br>NC<br>GND<br>GND | nnects (NC). For Pinout Type<br>TYPE0#<br>X<br>NC<br>GND<br>NC<br>GND | nted on the module. The pins are tied on<br>1, these pins are don't care (X).<br>Pinout Type 1<br>Pinout Type 2<br>Pinout Type 3 (no IDE)<br>Pinout Type 4 (no PCI)<br>Pinout Type 5 (no IDE, no PCI)<br>dule TYPE pins and keeps power off (e.g | PDS | CommentTYPE[0:2]# signals<br>are available on all<br>modules following<br>the Type 2-5 Pinout<br>standard.The conga-B915 is<br>based on the COM<br>Express Type 2 pinout<br>therefore these pins<br>are not connected. |
|                            |                   |                                                                                | X_ON signal for an ATX powe<br>lso implement a fault indicator         |                                                                       | odule pin-out type is detected. The Carrier                                                                                                                                                                                                      |     |                                                                                                                                                                                                                        |

#### Table 23 Power and GND Signal Descriptions

| Signal  | Pin #                  | Description                                                                                                                                    | I/O | PU/PD | Comment |
|---------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|
| VCC_12V | C104-C109<br>D104-D109 | Primary power input: +12V nominal. All available VCC_12V pins on the connector(s) shall be used.                                               | Р   |       |         |
| GND     |                        | Ground - DC power and signal and AC signal return path.<br>All available GND connector pins shall be used and tied to carrier board GND plane. | Ρ   |       |         |

#### Table 24 Miscellaneous Signal Descriptions

| Signal      | Pin # | Description                                                                          | I/O    | PU/PD | Comment                                   |
|-------------|-------|--------------------------------------------------------------------------------------|--------|-------|-------------------------------------------|
| FAN_PWMOUT  | C67   | Fan speed control. Uses the Pulse Width Modulation (PWM) technique to control the    | O OD   |       |                                           |
|             |       | fan's RPM.                                                                           |        |       |                                           |
| FAN_TACHOIN | C77   | Fan tachometer input.                                                                | I OD   |       | Requires a fan with a two pulse output.   |
| PP_TPM      | C83   | Physical Presence pin of Trusted Platform Module (TPM). Active high. TPM chip has    | I 3.3V |       | Trusted Platform Module chip is optional. |
|             |       | an internal pull-down. This signal is used to indicate Physical Presence to the TPM. |        |       |                                           |



# 7.4 C-D Connector Pinout

| Table 25 | Connector | C-D Pinout |
|----------|-----------|------------|
|----------|-----------|------------|

| Pin | Row C       | Pin | Row D       | Pin | Row C       | Pin | Row D       |
|-----|-------------|-----|-------------|-----|-------------|-----|-------------|
| C1  | GND (FIXED) | D1  | GND (FIXED) | C56 | PEG_RX1-    | D56 | PEG_TX1-    |
| C2  | IDE_D7      | D2  | IDE_D5      | C57 | TYPE1#      | D57 | TYPE2#      |
| C3  | IDE_D6      | D3  | IDE_D10     | C58 | PEG_RX2+    | D58 | PEG_TX2+    |
| C4  | IDE_D3      | D4  | IDE_D11     | C59 | PEG_RX2-    | D59 | PEG_TX2-    |
| C5  | IDE_D15     | D5  | IDE_D12     | C60 | GND (FIXED) | D60 | GND (FIXED) |
| C6  | IDE_D8      | D6  | IDE_D4      | C61 | PEG_RX3+    | D61 | PEG_TX3+    |
| C7  | IDE_D9      | D7  | IDE_D0      | C62 | PEG_RX3-    | D62 | PEG_TX3-    |
| C8  | IDE_D2      | D8  | IDE_REQ     | C63 | RSVD        | D63 | RSVD        |
| C9  | IDE_D13     | D9  | IDE_IOW#    | C64 | RSVD        | D64 | RSVD        |
| C10 | IDE_D1      | D10 | IDE_ACK#    | C65 | PEG_RX4+    | D65 | PEG_TX4+    |
| C11 | GND (FIXED) | D11 | GND (FIXED) | C66 | PEG_RX4-    | D66 | PEG_TX4-    |
| C12 | IDE_D14     | D12 | IDE_IRQ     | C67 | FAN_PWMOUT  | D67 | GND         |
| C13 | IDE_IORDY   | D13 | IDE_A0      | C68 | PEG_RX5+    | D68 | PEG_TX5+    |
| C14 | IDE_IOR#    | D14 | IDE_A1      | C69 | PEG_RX5-    | D69 | PEG_TX5-    |
| C15 | PCI_PME#    | D15 | IDE_A2      | C70 | GND (FIXED) | D70 | GND (FIXED) |
| C16 | PCI_GNT2#   | D16 | IDE_CS1#    | C71 | PEG_RX6+    | D71 | PEG_TX6+    |
| C17 | PCI_REQ2#   | D17 | IDE_CS3#    | C72 | PEG_RX6-    | D72 | PEG_TX6-    |
| C18 | PCI_GNT1#   | D18 | IDE_RESET#  | C73 | SDVO_DATA   | D73 | SVDO_CLK    |
| C19 | PCI_REQ1#   | D19 | PCI_GNT3#   | C74 | PEG_RX7+    | D74 | PEG_TX7+    |
| C20 | PCI_GNT0#   | D20 | PCI_REQ3#   | C75 | PEG_RX7-    | D75 | PEG_TX7-    |
| C21 | GND (FIXED) | D21 | GND (FIXED) | C76 | GND         | D76 | GND         |
| C22 | PCI_REQ0#   | D22 | PCI_AD1     | C77 | FAN_TACHOIN | D77 | IDE_CBLID#  |
| C23 | PCI_RESET#  | D23 | PCI_AD3     | C78 | PEG_RX8+    | D78 | PEG_TX8+    |
| C24 | PCI_AD0     | D24 | PCI_AD5     | C79 | PEG_RX8-    | D79 | PEG_TX8-    |
| C25 | PCI_AD2     | D25 | PCI_AD7     | C80 | GND (FIXED) | D80 | GND (FIXED) |
| C26 | PCI_AD4     | D26 | PCI_C/BE0#  | C81 | PEG_RX9+    | D81 | PEG_TX9+    |
| C27 | PCI_AD6     | D27 | PCI_AD9     | C82 | PEG_RX9-    | D82 | PEG_TX9-    |
| C28 | PCI_AD8     | D28 | PCI_AD11    | C83 | PP_TPM      | D83 | RSVD        |
| C29 | PCI_AD10    | D29 | PCI_AD13    | C84 | GND         | D84 | GND         |
| C30 | PCI_AD12    | D30 | PCI_AD15    | C85 | PEG_RX10+   | D85 | PEG_TX10+   |
| C31 | GND (FIXED) | D31 | GND (FIXED) | C86 | PEG_RX10-   | D86 | PEG_TX10-   |
| C32 | PCI_AD14    | D32 | PCI_PAR     | C87 | GND         | D87 | GND         |
| C33 | PCI_C/BE1#  | D33 | PCI_SERR#   | C88 | PEG_RX11+   | D88 | PEG_TX11+   |
| C34 | PCI_PERR#   | D34 | PCI_STOP#   | C89 | PEG_RX11-   | D89 | PEG_TX11-   |
| C35 | PCI_LOCK#   | D35 | PCI_TRDY#   | C90 | GND (FIXED) | D90 | GND (FIXED) |
| C36 | PCI_DEVSEL# | D36 | PCI_FRAME#  | C91 | PEG_RX12+   | D91 | PEG_TX12+   |
| C37 | PCI_IRDY#   | D37 | PCI_AD16    | C92 | PEG_RX12-   | D92 | PEG_TX12-   |



| Pin | Row C       | Pin | Row D         | Pin  | Row C       | Pin  | Row D       |
|-----|-------------|-----|---------------|------|-------------|------|-------------|
| C38 | PCI_C/BE2#  | D38 | PCI_AD18      | C93  | GND         | D93  | GND         |
| C39 | PCI_AD17    | D39 | PCI_AD20      | C94  | PEG_RX13+   | D94  | PEG_TX13+   |
| C40 | PCI_AD19    | D40 | PCI_AD22      | C95  | PEG_RX13-   | D95  | PEG_TX13-   |
| C41 | GND (FIXED) | D41 | GND (FIXED)   | C96  | GND         | D96  | GND         |
| C42 | PCI_AD21    | D42 | PCI_AD24      | C97  | RSVD        | D97  | PEG_ENABLE# |
| C43 | PCI_AD23    | D43 | PCI_AD26      | C98  | PEG_RX14+   | D98  | PEG_TX14+   |
| C44 | PCI_C/BE3#  | D44 | PCI_AD28      | C99  | PEG_RX14-   | D99  | PEG_TX14-   |
| C45 | PCI_AD25    | D45 | PCI_AD30      | C100 | GND (FIXED) | D100 | GND (FIXED) |
| C46 | PCI_AD27    | D46 | PCI_IRQC#     | C101 | PEG_RX15+   | D101 | PEG_TX15+   |
| C47 | PCI_AD29    | D47 | PCI_IRQD#     | C102 | PEG_RX15-   | D102 | PEG_TX15-   |
| C48 | PCI_AD31    | D48 | PCI_CLKRUN#   | C103 | GND         | D103 | GND         |
| C49 | PCI_IRQA#   | D49 | PCI_M66EN (*) | C104 | VCC_12V     | D104 | VCC_12V     |
| C50 | PCI_IRQB#   | D50 | PCI_CLK       | C105 | VCC_12V     | D105 | VCC_12V     |
| C51 | GND (FIXED) | D51 | GND (FIXED)   | C106 | VCC_12V     | D106 | VCC_12V     |
| C52 | PEG_RX0+    | D52 | PEG_TX0+      | C107 | VCC_12V     | D107 | VCC_12V     |
| C53 | PEG_RX0-    | D53 | PEG_TX0-      | C108 | VCC_12V     | D108 | VCC_12V     |
| C54 | TYPE0#      | D54 | PEG_LANE_RV#  | C109 | VCC_12V     | D109 | VCC_12V     |
| C55 | PEG_RX1+    | D55 | PEG_TX1+      | C110 | GND (FIXED) | D110 | GND (FIXED) |



The signals marked with an asterisk symbol (\*) are not supported on the conga-B915.



# 7.5 Boot Strap Signals

| Signal                      | Pin # | Description of Boot Strap Signal                                                                                                                                                                                                        | I/O            | PU/PD | Comment                                                           |
|-----------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-------------------------------------------------------------------|
| AC_SYNC                     | A29   | <b>AC '97/Intel® High Definition Audio Sync:</b> This signal is a 48 kHz fixed rate sample sync to the codec(s). It is also used to encode the stream number.                                                                           | O 3.3V         |       | AC_SYNC is a boot strap signal (see caution statement below)      |
| AC_SDOUT                    | A33   | AC '97/Intel <sup>®</sup> High Definition Audio Serial Data Out: This signal is the serial TDM data output to the codec(s). This serial output is double-pumped for a bit rate of 48 Mb/s for Intel <sup>®</sup> High Definition Audio. | O 3.3V         |       | AC_SDOUT is a boot strap signal (see<br>caution statement below)  |
| ATA_ACT#                    | A28   | ATA (parallel and serial) or SAS activity indicator, active low.                                                                                                                                                                        | OC 3.3V        |       | ATA_ACT# is a boot strap signal (see caution statement below)     |
| SPKR                        | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                                                                                                                                                             | O 3.3V         |       | SPEAKER is a boot strap signal (see caution statement below)      |
| PEG_LANE_RV#                | D54   | PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. Be aware that the SDVO lines that share this interface do not necessarily reverse order if this strap is low.                      | I 1.05V        |       | PEG_LANE_RV# is a boot strap signal (see caution statement below) |
| SDVO_I2C_DAT<br>(SDVO_DATA) | C73   | SDVO I <sup>2</sup> C data line to set up SDVO peripherals.                                                                                                                                                                             | I/O<br>OD 2.5V |       | SDVO_I2C_DAT is a boot strap signal (see caution statement below) |



The signals listed in the table above are used as chipset configuration straps during system reset. In this condition (during reset), they are inputs that are pulled to the correct state by either COM  $Express^{TM}$  internally implemented resistors or chipset internally implemented resistors that are located on the module. No external DC loads or external pull-up or pull-down resistors should change the configuration of the signals listed in the above table with the exception of PEG\_LANE\_RV# and SDVO\_I2C\_DAT. External resistors may override the internal strap states and cause the COM  $Express^{TM}$  module to malfunction and/or cause irreparable damage to the module.

SDVO\_I2C\_DAT can be pulled-up (using 5.6K $\Omega$  resistor) to 2.5V in order to set up SDVO peripherals.

PEG\_LANE\_RV# (only available on conga-B915 modules equipped with the Intel® 82915GME chipset) can be pulled low to activate lane reversal mode.



# 8 System Resources

# 8.1 System Memory Map

#### Table 27 Memory Map

| Address Range (decimal)       | Address Range (hex) | Size     | Description                       |
|-------------------------------|---------------------|----------|-----------------------------------|
| (TOM-192kB) – TOM             | N.A.                | 192kB    | ACPI reclaim, MPS and NVS area ** |
| (TOM-8MB-192kB) – (TOM-192kB) | N.A.                | 1 or 8MB | VGA frame buffer *                |
| 1024kB – (TOM-8MB-192kB)      | 100000 – N.A        | N.A.     | Extended memory                   |
| 869kB – 1024kB                | E0000 - FFFFF       | 128kB    | Runtime BIOS                      |
| 832kB – 869kB                 | D0000 - DFFFF       | 64kB     | Upper memory                      |
| 640kB – 832kB                 | A0000 - CFFFF       | 192kB    | Video memory and BIOS             |
| 639kB – 640kB                 | 9FC00 - 9FFFF       | 1kB      | Extended BIOS data                |
| 0 – 639kB                     | 00000 - 9FC00       | 512kB    | Conventional memory               |



*T.O.M.* = Top of memory = max. DRAM installed

\* VGA frame buffer can be reduced to 1MB in setup.

\*\* Only if ACPI Aware OS is set to YES in setup.



# 8.2 I/O Address Assignment

The I/O address assignment of the conga-B915 module is functionally identical with a standard PC/AT. The most important addresses and the ones that differ from the standard PC/AT configuration are listed in the table below.

| I/O Address (hex) | Size      | Available | Description                        |
|-------------------|-----------|-----------|------------------------------------|
| 0000 - 00FF       | 256 bytes | No        | Motherboard resources              |
| 0100 - 010F       | 16 bytes  | No        | congatec System Control            |
| 0170 - 0177       | 8 bytes   | No        | Secondary IDE channel              |
| 01F0 - 01F7       | 8 bytes   | No        | Primary IDE channels               |
| 0376              | 1 byte    | No        | Secondary IDE channel command port |
| 0377              | 1 byte    | No        | Secondary IDE channel status port  |
| 03B0 – 03DF       | 16 bytes  | No        | Video system                       |
| 03F6              | 1 byte    | No        | Primary IDE channel command port   |
| 03F7              | 1 byte    | No        | Primary IDE channel status port    |
| 0480 – 04BF       | 64 bytes  | No        | Motherboard resources              |
| 04D0 – 04D1       | 2 bytes   | No        | Motherboard resources              |
| 0800 – 087F       | 128 bytes | No        | Motherboard resources              |
| 0CF8 - 0CFB       | 4 bytes   | No        | PCI configuration address register |
| 0CFC - 0CFF       | 4 bytes   | No        | PCI configuration data register    |
| 0D00 – FFFF       |           | See note  | PCI / PCI Express bus              |

#### Table 28 I/O Address Assignment

#### ⇒Note

The BIOS assigns PCI and PCI Express I/O resources from FFF0h downwards. Non PnP/PCI/PCI Express compliant devices must not consume I/O resources in that area.



### 8.2.1 LPC Bus

On the conga-B915 the PCI Bus acts as the subtractive decoding agent. All I/O cycles that are not positively decoded are forwarded to the PCI Bus not the LPC Bus. Only specified I/O ranges are forwarded to the LPC Bus. In the congatec Embedded BIOS the following I/O address ranges are sent to the LPC Bus:

280 – 2FF 3F8 – 3FF 3E8 – 3EF A00 - A0F

Parts of these ranges are not available if a Super I/O is used on the carrier board. If a Super I/O is not implemented on the carrier board then these ranges are available for customer use. If you require additional LPC Bus resources other than those mentioned above, or more information about this subject, contact congatec technical support for assistance.



# 8.3 Interrupt Request (IRQ) Lines

| Table 29 | <b>IRQ Lines</b> | in PIC mode |
|----------|------------------|-------------|
|----------|------------------|-------------|

| IRQ# | Available | Typical Interrupt Source          | Connected to Pin                 |
|------|-----------|-----------------------------------|----------------------------------|
| 0    | No        | Counter 0                         | Not applicable                   |
| 1    | No        | Keyboard                          | Not applicable                   |
| 2    | No        | Cascade Interrupt from Slave PIC  | Not applicable                   |
| 3    | Yes       |                                   | IRQ3 via SERIRQ or PCI BUS INTx  |
| 4    | Yes       |                                   | IRQ4 via SERIRQ or PCI BUS INTx  |
| 5    | Yes       |                                   | IRQ5 via SERIRQ or PCI BUS INTx  |
| 6    | Yes       |                                   | IRQ6 via SERIRQ or PCI BUS INTx  |
| 7    | Yes       |                                   | IRQ7 via SERIRQ or PCI BUS INTx  |
| 8    | No        | Real-time Clock                   | Not applicable                   |
| 9    | Note 2    | SCI / Generic                     | IRQ9 via SERIRQ or PCI BUS INTx  |
| 10   | Yes       |                                   | IRQ10 via SERIRQ or PCI BUS INTx |
| 11   | Yes       |                                   | IRQ11 via SERIRQ or PCI BUS INTx |
| 12   | Yes       |                                   | IRQ12 via SERIRQ or PCI BUS INTx |
| 13   | No        | Math processor                    | Not applicable                   |
| 14   | Note 1    | IDE Controller 0 (IDE0) / Generic | IRQ14 or PCI BUS INTx            |
| 15   | Note 1    | IDE Controller 1 (IDE1) / Generic | IRQ15 or PCI BUS INTx            |

In PIC mode, the PCI bus interrupt lines can be routed to any free IRQ.

### Note

- 1. If the ATA/IDE configuration is set to enhanced mode in BIOS setup (serial ATA and parallel ATA native mode operation), IRQ14 and 15 are free for PCI/LPC bus.
- 2. In ACPI mode, IRQ9 is used for the SCI (System Control Interrupt). The SCI can be shared with a PCI interrupt line.



#### Table 30IRQ Lines in APIC mode

| IRQ# | Available | Typical Interrupt Source          | Connected to Pin / Function                                                                                                           |
|------|-----------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0    | No        | Counter 0                         | Not applicable                                                                                                                        |
| 1    | No        | Keyboard                          | Not applicable                                                                                                                        |
| 2    | No        | Cascade Interrupt from Slave PIC  | Not applicable                                                                                                                        |
| 3    | Yes       |                                   | IRQ3 via SERIRQ                                                                                                                       |
| 4    | Yes       |                                   | IRQ4 via SERIRQ                                                                                                                       |
| 5    | Yes       |                                   | IRQ5 via SERIRQ                                                                                                                       |
| 6    | Yes       |                                   | IRQ6 via SERIRQ                                                                                                                       |
| 7    | Yes       |                                   | IRQ7 via SERIRQ                                                                                                                       |
| 8    | No        | Real-time Clock                   | Not applicable                                                                                                                        |
| 9    | Note 2    | Generic                           | IRQ9 via SERIRQ, option for SCI                                                                                                       |
| 10   | Yes       |                                   | IRQ10 via SERIRQ                                                                                                                      |
| 11   | Yes       |                                   | IRQ11 via SERIRQ                                                                                                                      |
| 12   | Yes       |                                   | IRQ12 via SERIRQ                                                                                                                      |
| 13   | No        | Math processor                    | Not applicable                                                                                                                        |
| 14   | Note 1    | IDE Controller 0 (IDE0) / Generic | IRQ14                                                                                                                                 |
| 15   | Note 1    | IDE Controller 1 (IDE1) / Generic | IRQ15                                                                                                                                 |
| 16   | No        |                                   | PIRQA, Integrated VGA Controller, PCI Express Root Port 0, Intel High Definition Audio Controller (Azalia), UHCI<br>Host Controller 3 |
| 17   | No        |                                   | PIRQB, AC'97 Audio, PCI Express Root Port 1                                                                                           |
| 18   | No        |                                   | PIRQC, Parallel ATA Controller in enhanced/native mode, UHCI Host Controller 2, PCI Express Root Port 2                               |
| 19   | No        |                                   | PIRQD, Serial ATA controller in enhanced/native mode, UHCI Host Controller 1, SMBus Controller, onboard Gigabit LAN controller        |
| 20   | Yes       |                                   | PIRQE, PCI Bus INTA, option for SCI                                                                                                   |
| 21   | Yes       |                                   | PIRQF, PCI Bus INTB                                                                                                                   |
| 22   | Yes       |                                   | PIRQG, PCI Bus INTC                                                                                                                   |
| 23   | Yes       |                                   | PIRQH, PCI Bus INTD, UHCI Host Controller 0, EHCI Host Controller                                                                     |

In APIC mode, the PCI bus interrupt lines are connected with IRQ 20, 21, 22 and 23.

#### Note

- 1. If the ATA/IDE configuration is set to enhanced mode in BIOS setup (serial ATA and parallel ATA native mode operation), IRQ14 and 15 are free for PCI/LPC bus.
- 2. In ACPI mode, IRQ9 is used for the SCI (System Control Interrupt). The SCI can be shared with a PCI interrupt line.



# 8.4 PCI Configuration Space Map

#### Table 31 PCI Configuration Space Map

| Bus Number     | Device Number | Function Number | PCI Interrupt | Description                                                                                        |
|----------------|---------------|-----------------|---------------|----------------------------------------------------------------------------------------------------|
| (hex)          | (hex)         | (hex)           | Routing       |                                                                                                    |
| 00h            | 00h           | 00h             | N.A.          | Host Bridge                                                                                        |
| 00h            | 01h           | 00h             | Internal      | PCI Express Graphics Root Port                                                                     |
| 00h            | 02h           | 00h             | Internal      | VGA Graphics                                                                                       |
| 00h            | 02h           | 01h             | N.A.          | VGA Graphics                                                                                       |
| 00h            | 1Bh           | 00h             | Internal      | Intel High Definition Audio Controller (Azalia)                                                    |
| 00h (see Note) | 1Ch           | 00h             | Internal      | PCI Express Root Port 0                                                                            |
| 00h (see Note) | 1Ch           | 01h             | Internal      | PCI Express Root Port 1                                                                            |
| 00h (see Note) | 1Ch           | 02h             | Internal      | PCI Express Root Port 2                                                                            |
| 00h (see Note) | 1Ch           | 03h             | Internal      | PCI Express Root Port 3                                                                            |
| 00h            | 1Dh           | 00h             | Internal      | UHCI Host Controller 0                                                                             |
| 00h            | 1Dh           | 01h             | Internal      | UHCI Host Controller 1                                                                             |
| 00h            | 1Dh           | 02h             | Internal      | UHCI Host Controller 2                                                                             |
| 00h            | 1Dh           | 03h             | Internal      | UHCI Host Controller 3                                                                             |
| 00h            | 1Dh           | 07h             | Internal      | EHCI Host Controller                                                                               |
| 00h            | 1Eh           | 00h             | Internal      | PCI to PCI Bridge                                                                                  |
| 00h            | 1Eh           | 02h             | Internal      | AC97 Audio Controller                                                                              |
| 00h            | 1Fh           | 00h             | N.A.          | PCI to LPC Bridge                                                                                  |
| 00h            | 1Fh           | 01h             | Internal      | Parallel ATA Controller in enhanced mode                                                           |
| 00h            | 1Fh           | 02h             | Internal      | Serial ATA Controller in enhanced mode / Parallel ATA and Serial ATA as combined IDE Controller in |
|                |               |                 |               | compatible mode                                                                                    |
| 00h            | 1Fh           | 03h             | Internal      | SMBus Host Controller                                                                              |
|                | 00h           | xxh             | Internal      | PCI Express Port 0                                                                                 |
| - ()           | 00h           | xxh             | Internal      | PCI Express Port 1                                                                                 |
| /              | 00h           | xxh             | Internal      | PCI Express Port 2                                                                                 |
| 04h (see Note) | 00h           | xxh             | Internal      | Onboard Gigabit LAN Controller                                                                     |
| 07h (see Note) | 04h           | xxh             | INTA-INTD     | PCI Bus Slot 1                                                                                     |
| 07h (see Note) | 05h           | xxh             | INTA-INTD     | PCI Bus Slot 2                                                                                     |
| /              | 06h           | xxh             | INTA-INTD     | PCI Bus Slot 3                                                                                     |
| 07h (see Note) | 07h           | xxh             | INTA-INTD     | PCI Bus Slot 4                                                                                     |

#### Note

The given bus numbers only apply if all PCI Express Ports are enabled in the BIOS setup. If for example PCI Express Port 2 is disabled then PCI Express Port 3 will be assigned bus number 3 instead of bus number 4, Port 4 will be assigned bus number 4 and the standard PCI slots will be assigned bus number 6. Furthermore, the respective PCI Express Root Port is hidden if the corresponding PCI Express Port is disabled.



# 8.5 PCI Interrupt Routing Map

#### Table 32 PCI Interrupt Routing Map

| PIRQ | PCI BUS INT Line <sup>1</sup> | APIC Mode IRQ | VGA | Azalia HDA | UHCI 0 | UHCI 1 | UHCI 2 | UHCI 3 | EHCI | PATA Native | SMBus | AC'97 |
|------|-------------------------------|---------------|-----|------------|--------|--------|--------|--------|------|-------------|-------|-------|
| А    |                               | 16            | x   | x          |        |        |        | x      |      |             |       |       |
| В    |                               | 17            |     |            |        |        |        |        |      |             |       | х     |
| С    |                               | 18            |     |            |        |        | x      |        |      | x           |       |       |
| D    |                               | 19            |     |            |        | x      |        |        |      |             | х     |       |
| E    | INTA                          | 20            |     |            |        |        |        |        |      |             |       |       |
| F    | INTB                          | 21            |     |            |        |        |        |        |      |             |       |       |
| G    | INTC                          | 22            |     |            |        |        |        |        |      |             |       |       |
| Н    | INTD                          | 23            |     |            | x      |        |        |        | х    |             |       |       |

#### Table 33 PCI Interrupt Routing Map (continued)

| PIRQ | LAN | SATA Native | PCI-EX Root<br>Port 0 | PCI-EX Root<br>Port 1 | PCI-EX Root<br>Port 2 | PCI-EX Root<br>Port 3 | PCI-EX Port 0  | PCI-EX Port 1  | PCI-EX Port 2  |
|------|-----|-------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------|----------------|----------------|
| A    |     |             | x                     |                       |                       |                       | X <sup>2</sup> | X <sup>5</sup> | X <sup>4</sup> |
| В    |     |             |                       | x                     |                       |                       | X <sup>3</sup> | X <sup>2</sup> | X <sup>5</sup> |
| С    |     |             |                       |                       | x                     |                       | X <sup>4</sup> | X <sup>3</sup> | X <sup>2</sup> |
| D    | x   | x           |                       |                       |                       | x                     | X <sup>5</sup> | X <sup>4</sup> | X <sup>3</sup> |
| E    |     |             |                       |                       |                       |                       |                |                |                |
| F    |     |             |                       |                       |                       |                       |                |                |                |
| G    |     |             |                       |                       |                       |                       |                |                |                |
| Н    |     |             |                       |                       |                       |                       |                |                |                |

Note

<sup>1</sup> These interrupts are available for external devices/slots via the C-D connector rows.

<sup>2</sup> Interrupt used by single function PCI Express devices (INTA).

<sup>3</sup> Interrupt used by multifunction PCI Express devices (INTB).

<sup>4</sup> Interrupt used by multifunction PCI Express devices (INTC).

<sup>5</sup> Interrupt used by multifunction PCI Express devices (INTD).



### 8.6 PCI Bus Masters

The conga-B915 supports 4 external PCI Bus Masters. There are no limitations in connecting bus master PCI devices.

Note

If there are two devices connected to the same PCI REQ/GNT pair and they are transferring data at the same time then the latency time of these shared PCI devices can not be guaranteed.

# 8.7 I<sup>2</sup>C Bus

There are no onboard resources connected to the I<sup>2</sup>C bus. Address 16h is reserved for congatec Battery Management solutions.

### 8.8 SM Bus

System Management (SM) bus signals are connected to the Intel<sup>®</sup> I/O Controller Hub 82801FBM (ICH6) and the SM bus is not intended to be used by off-board non-system management devices. For more information about this subject contact congatec technical support.



# 9 **BIOS Setup Description**

The following section describes the BIOS setup program. The BIOS setup program can be used to view and change the BIOS settings for the module. Only experienced users should change the default BIOS settings.

## 9.1 Entering the BIOS Setup Program.

The BIOS setup program can be accessed by pressing the <DEL> key during POST.

#### 9.1.1 Boot Selection Popup

The BIOS offers the possibility to access a Boot Selection Popup menu by pressing the <F11> key during POST. If this option is used a message will be displayed during POST stating that the "Boot Selection Popup menu has been selected" and the menu itself will be displayed immediately after POST thereby allowing the operator to choose the boot device to be used.

### 9.1.2 Manufacturer Default Settings

Pressing the <End> key repeatedly, immediately after power is initiated will result in the manufacturer default settings being loaded for that boot sequence and only that boot sequence. This is helpful when a previous BIOS setting is no longer desired. If you want to change the BIOS settings, or save the manufacturer default settings, then you must enter the BIOS setup program and use the 'Save and Exit' function. This feature is enabled by default. See setup node in the "BIOS Setup Description" section 9.6.1 "Security Settings".

# 9.2 Setup Menu and Navigation

The congatec BIOS setup screen is composed of the menu bar and two main frames. The menu bar is shown below:

• Note

Entries in the option column that are displayed in bold print indicate BIOS default values.

| Main | Advanced | Boot | Security | Power | Exit |
|------|----------|------|----------|-------|------|
|------|----------|------|----------|-------|------|



The left frame displays all the options that can be configured in the selected menu. Grayed-out options cannot be configured. Only the blue options can be configured. When an option is selected, it is highlighted in white.

The right frame displays the key legend. Above the key legend is an area reserved for text messages. These text messages explain the options and the possible impacts when changing the selected option in the left frame.

The setup program uses a key-based navigation system. Most of the keys can be used at any time while in setup. The table below explains the supported keys:

| Key                                 | Description                                                  |  |  |  |
|-------------------------------------|--------------------------------------------------------------|--|--|--|
| $\leftarrow \rightarrow$ Left/Right | Select a setup menu (e.g. Main, Boot, Exit).                 |  |  |  |
| ↑ ↓ Up/Down                         | Select a setup item or sub menu.                             |  |  |  |
| + - Plus/Minus                      | Change the field value of a particular setup item.           |  |  |  |
| Tab                                 | Select setup fields (e.g. in date and time).                 |  |  |  |
| F1                                  | Display General Help screen.                                 |  |  |  |
| F2/F3                               | Change Colors of setup screen.                               |  |  |  |
| F7                                  | Discard Changes.                                             |  |  |  |
| F9                                  | Load optimal default settings.                               |  |  |  |
| F10                                 | Save changes and exit setup.                                 |  |  |  |
| ESC                                 | Discard changes and exit setup.                              |  |  |  |
| ENTER                               | Display options of a particular setup item or enter submenu. |  |  |  |

## 9.3 Main Setup Screen

When you first enter the BIOS setup, you will enter the Main setup screen. You can always return to the Main setup screen by selecting the Main tab. The Main screen reports BIOS, processor, memory and board information and is for configuring the system date and time.

| Feature          | Options                     | Description                                                                    |
|------------------|-----------------------------|--------------------------------------------------------------------------------|
| System Time      | Hour:Minute:Second          | Specifies the current system time. Note: The time is in 24-hour format.        |
| System Date      | Day of week, month/day/year | Specifies the current system date. Note: The date is in month-day-year format. |
| BIOS ID          | no option                   | Displays the BIOS ID.                                                          |
| Processor        | no option                   | Displays the processor type.                                                   |
| CPU Frequency    | no option                   | Displays CPU frequency                                                         |
| System Memory    | no option                   | Displays the total amount of system memory.                                    |
| Product Revision | no option                   | Displays the hardware revision of the board                                    |
| Serial Number    | no option                   | Displays the serial number of the board.                                       |
| BC Firmware Rev. | no option                   | Displays the revision of the congatec board controller.                        |
| MAC Address      | no option                   | Displays the MAC address of the onboard Ethernet controller.                   |
| Boot Counter     | no option                   | Displays the number of boot-ups. (max. 16777215)                               |
| Running Time     | no option                   | Displays the time the board is running [in hours max. 65535].                  |



# 9.4 Advanced Setup

Select the Advanced tab from the setup menu to enter the Advanced BIOS Setup screen. The menu is used for setting advanced features:

| Main | Advanced                      | Boot | Security | Power | Exit |
|------|-------------------------------|------|----------|-------|------|
|      | ACPI Configuration            |      |          |       |      |
|      | PCI Configuration             | _    |          |       |      |
|      | Graphics Configuration        | -    |          |       |      |
|      | CPU Configuration             | -    |          |       |      |
|      | Chipset Configuration         | -    |          |       |      |
|      | I/O Interface Configuration   | -    |          |       |      |
|      | Clock Configuration           | _    |          |       |      |
|      | IDE Configuration             | _    |          |       |      |
|      | USB Configuration             | _    |          |       |      |
|      | Keyboard/Mouse Configuration  | _    |          |       |      |
|      | Remote Access Configuration   | -    |          |       |      |
|      | Hardware Health Configuration | _    |          |       |      |
|      | Watchdog Configuration        | -    |          |       |      |



### 9.4.1 ACPI Configuration Submenu

| Feature                      | Options                      | Description                                                                                                          |
|------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------|
| ACPI Aware O/S               | No                           | Set this value to allow the system to utilize the Intel ACPI (Advanced Configuration and Power Interface).           |
|                              | Yes                          | Set to NO for non ACPI aware operating system like DOS and Windows NT.                                               |
|                              |                              | Set to YES if your OS complies with the ACPI specification (e.g. Windows 2000, XP)                                   |
| ACPI 2.0 Features            | No                           | Enable or disable extended ACPI 2.0 features.                                                                        |
|                              | Yes                          |                                                                                                                      |
| System Off Mode              | G3/Mech Off                  | Select the actual power down mode when the system performs a shutdown with a congatec battery system connected.      |
|                              | S5/Soft Off                  | Note: This node is only visible when the system is connected to a congatec battery system.                           |
| ACPI APIC support            | Enabled                      | Set to enable to include the APIC support table to ACPI.                                                             |
|                              | Disabled                     |                                                                                                                      |
| Suspend mode                 | S1 (POS)                     | Select the state used for ACPI system suspend.                                                                       |
| -                            | S3 (STR)                     |                                                                                                                      |
| Repost Video on S3 Resume    | No                           | Determines whether to invoke VGA BIOS post on S3 resume (required by some OS to re-initialize graphics).             |
| -                            | Yes                          |                                                                                                                      |
| USB Device Wakeup From S3/S4 | Disabled                     | Enable or disable USB device wakeup from S3 and S4 state.                                                            |
| -                            | Enabled                      |                                                                                                                      |
| Active Cooling Trip Point    | Disabled                     | Specifies the temperature threshold at which the ACPI aware OS turns the fan on/off.                                 |
| <b>-</b> .                   | 50, 60, 70, 80, 90°C         |                                                                                                                      |
| Passive Cooling Trip Point   | Disabled                     | Specifies the temperature threshold at which the ACPI aware OS starts/stops CPU clock throttling.                    |
| <b>-</b> .                   | 50, 60, 70, 80, <b>90</b> °C |                                                                                                                      |
| Critical Trip Point          | Disabled, 80, 85, 90,        | Specifies the temperature threshold at which the ACPI aware OS performs a critical shutdown.                         |
| ·                            | 95, 100, <b>105</b> , 110°C  |                                                                                                                      |
| Watchdog ACPI Event          | Shutdown                     | Select the event that is initiated by the watchdog ACPI event. When the watchdog times out a critical but orderly OS |
| č                            | Restart                      | shutdown or restart can be performed (see note below).                                                               |

### Note

In ACPI mode it is not possible for a "Watchdog ACPI Event" handler to directly restart or shutdown the OS. For this reason the congatec BIOS will do one of the following:

For Shutdown: An over temperature notification is executed. This causes the OS to shut down in an orderly fashion.

For Restart: An ACPI fatal error is reported to the OS.

It depends on your particular OS as to how this reported fatal error will be handled when the Restart function is selected. If you are using Windows XP/2000 there is a setting that can be enabled to ensure that the OS will perform a restart when a fatal error is detected. After a very brief blue-screen the system will restart.

You can enable this setting buy going to the "System Properties" dialog box and choosing the "Advanced" tab. Once there choose the "Settings" button for the "Startup and Recovery" section. This will open the "Startup and Recovery" dialog box. In this dialog box under "System failure" there are three check boxes that define what Windows will do when a fatal error has been detected. In order to ensure that the system restarts



after a 'Watchdog ACPI Event" that is set to 'Restart', you must make sure that the check box for the selection "Automatically restart" has been checked. If this option is not selected then Windows will remain at a blue-screen after a 'Watchdog ACPI Event" that has been configured for 'Restart' has been generated. Below is a Windows screen-shot showing the proper configuration.

### Win XP/2000 Watchdog ACPI Event restart configuration

| System Proper                  | rties            |                                                  |                                           | ? ×             | Startup and Recovery                                                                                                                                                                                                                                              | ? 🗙                |  |  |
|--------------------------------|------------------|--------------------------------------------------|-------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|
| System Re<br>General           | W.               | Automatic Updates Re<br>nputer Name Hardware Adv |                                           |                 | System startup                                                                                                                                                                                                                                                    |                    |  |  |
| Performance                    |                  |                                                  | tor to make most of<br>emory usage, and v |                 | "Microsoft Windows XP Professional" /noexecute=optin /fasto         ✓ Time to display list of operating systems:         30 ◆         ✓ Time to display recovery options when needed:         30 ◆         To edit the startup options file manually, click Edit. | seconds<br>seconds |  |  |
| - User Profiles<br>Desktop set | tings related to | o your logon                                     | (                                         | Settings        | System failure          System failure         Write an event to the system log         Send an administrative alert         Automatically restart                                                                                                                |                    |  |  |
| Startup and System start       |                  | ure, and Jeb                                     | ugging information                        | Settings        | Write debugging information Small memory dump (64 KB) Small dump directory: %SystemRoot%\Minidump                                                                                                                                                                 |                    |  |  |
|                                | Env              | ironment Vari                                    |                                           | Reporting Apply | Overwrite any existing file                                                                                                                                                                                                                                       | Cancel             |  |  |



# 9.4.2 PCI Configuration Submenu

| Feature                      | Options                 | Description                                                                                                                                   |
|------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Plug & Play O/S              | No                      | Specifies if manual configuration is desired.                                                                                                 |
|                              | Yes                     | Set to NO for operating systems that do not meet the Plug and Play specification. In this case the BIOS configures all devices in the system. |
|                              |                         | Select YES to let the operating system configure PnP devices that are not required for booting.                                               |
| PCI Latency Timer            | 32, <b>64</b> , 96, 248 | This option allows you to adjust the latency timer of all devices on the PCI bus.                                                             |
| Allocate IRQ to PCI VGA      | Yes                     | Allow or restrict the BIOS from giving the VGA controller an IRQ resource.                                                                    |
|                              | No                      |                                                                                                                                               |
| Allocate IRQ to SMBUS HC     | Yes                     | Allow or restrict the BIOS from giving the SMBus controller an IRQ resource.                                                                  |
|                              | No                      |                                                                                                                                               |
| ► PCI IRQ Resource Exclusion | sub menu                | Opens PCI IRQ Resource Exclusion sub menu.                                                                                                    |
| PCI Interrupt Routing        | sub menu                | Opens PCI Interrupt Routing sub menu.                                                                                                         |

#### 9.4.2.1 PCI IRQ Resource Exclusion Submenu

| Feature | Options   | Description                                                             |
|---------|-----------|-------------------------------------------------------------------------|
| IRQ xx  | Available | Allow or restrict the BIOS from giving IRQ resource to PCI/PNP devices. |
|         | Reserved  | Note: Assigned IRQ resources are shaded and listed as 'Allocated'.      |

### 9.4.2.2 PCI Interrupt Routing Submenu

| Feature               | Options                              | Description                                                                                                 |
|-----------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------|
| PIRQ xx (devices)     | Auto,                                | Select fixed IRQ for PCI interrupt line or set to AUTO to let the BIOS and operating system route an IRQ.   |
|                       | 3, 4,, 14, 15                        | Note: Only those IRQs that are free are listed.                                                             |
| 1st Exclusive PCI IRQ | None, [IRQs assigned manually above] | The selected IRQ will only be assigned to the PIRQ line it has been set to manually. PIRQs set to AUTO will |
|                       |                                      | not be assigned this IRQ.                                                                                   |
| 2nd Exclusive PCI IRQ | None, [IRQs assigned manually above] | The selected IRQ will only be assigned to the PIRQ line it has been set to manually. PIRQs set to AUTO will |
|                       |                                      | not be assigned this IRQ.                                                                                   |



# 9.4.3 Graphics Configuration Submenu

| Feature                  | Options           | Description                                                                                                     |
|--------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------|
| Primary Video Device     | IGD               | Select primary video adapter to be used during boot up.                                                         |
|                          | PEG/IGD           | IGD: Internal Graphics Device                                                                                   |
|                          | PEG/PCI           | PEG: PCI Express x16 Graphics Port Device                                                                       |
|                          | PCI/PEG           | PCI: Standard PCI Express or PCI Graphics Device                                                                |
|                          | PCI/IGD           |                                                                                                                 |
| Internal VGA Mode Select | Disabled          | This option allows you to disable the internal VGA controller or enable it with 1MB or 8MB initial frame buffer |
|                          | Enabled, 1MB      | size.                                                                                                           |
|                          | Enabled, 8MB      |                                                                                                                 |
| Aperture Size Select     | 256MB             | Sets the aperture size for the internal VGA controller.                                                         |
|                          | 128MB             |                                                                                                                 |
| DVMT Mode Select         | Fixed Mode        | Select the DVMT mode to be used by the DVMT graphics driver.                                                    |
|                          | DVMT Mode         | Fixed Mode: The amount of DVMT memory selected is always allocated by the DVMT graphics driver.                 |
|                          | Combo Mode        | DVMT Mode: The DVMT driver only allocates as much memory as required for the current video mode but may         |
|                          |                   | allocate memory up to the limit specified in the following node.                                                |
|                          |                   | Combo Mode: The DVMT graphics driver allocates at least 64MB but may allocate up to 224MB if required.          |
|                          |                   | DVMT = Dynamic Video Memory Technology                                                                          |
| DVMT/FIXED Memory        | 64MB              | Amount of DRAM the DVMT graphics driver can or will allocate (depends on DVMT mode selected).                   |
|                          | 128MB             |                                                                                                                 |
| Boot Display Device      | Auto              | Select the display device(s) used for boot up.                                                                  |
|                          | CRT only          | LFP = Local Flat Panel (LVDS)                                                                                   |
|                          | SDVO only         |                                                                                                                 |
|                          | CRT + SDVO        | Note: Auto feature only works with a DDC compatible CRT monitor.                                                |
|                          | LFP only          |                                                                                                                 |
|                          | CRT + LFP         |                                                                                                                 |
| Boot Display Preference  | LFP SDVO-B SDVO-C | Select order in which devices are checked and enabled as boot display devices in case a combination of LFP      |
|                          | LFP SDVO-C SDVO-B | and SDVO devices is present.                                                                                    |
|                          | SDVO-B SDVO-C LFP |                                                                                                                 |
|                          | SDVO-C SDVO-B LFP |                                                                                                                 |
| Always Try Auto Panel    | No                | If set to 'Yes' the BIOS will first look for an EDID data set in an external EEPROM to configure the Local Flat |
| Detect                   | Yes               | Panel. Only when no external EDID data set can be found then the data set selected under 'Local Flat Panel      |
|                          |                   | Type' will be used as the fall-back data set.                                                                   |



| Feature                       | Options                                                                                                                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Local Flat Panel Type         | Auto         VGA 1x18 (002h)         VGA 1x18 (013h)         SVGA 1x18 (01Ah)         XGA 1x18 (006h)         XGA 2x18 (007h)         XGA 1x24 (008h)         XGA 2x24 (012h)         SXGA 2x24 (012h)         SXGA 2x24 (018h)         UXGA 2x24 (018h)         UXGA 2x24 (00Ch)         Customized EDID™ 1         Customized EDID™ 3                                                                                            | Select a predefined LFP type or choose Auto to let the BIOS automatically detect and configure the attached LVDS panel.<br>Auto detection is performed by reading an EDID data set via the video I <sup>2</sup> C bus.<br>The number in brackets specifies the congatec internal number of the respective panel data set.<br><i>Note: Customized EDID™ utilizes an OEM defined EDID™ data set stored in the BIOS flash device.</i><br>VGA = 640x480<br>SVGA = 800x600<br>XGA = 1024x768<br>SXGA = 1280x1024<br>UXGA = 1600x1200 |
| SDVO Local Flat Panel<br>Type | Disabled         J           VGA 1x18 (002h)         VGA 1x18 (013h)           VGA 1x18 (013h)         SVGA 1x18 (01Ah)           XGA 1x18 (006h)         XGA 2x18 (007h)           XGA 1x24 (008h)         XGA 2x24 (012h)           SXGA 2x24 (012h)         SXGA 2x24 (012h)           SXGA 2x24 (018h)         UXGA 2x24 (00Ch)           Customized EDID™ 1         Customized EDID™ 2           Customized EDID™ 3         3 | A SDVO local flat panel is a LVDS panel connected to an SDVO LVDS transmitter on one of the SDVO ports.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Local Flat Panel Scaling      | <b>Centering,</b><br>Expand Text,<br>Expand Graphics,<br>Expand Text & Graphics                                                                                                                                                                                                                                                                                                                                                    | Select whether and how to scale the actual video mode resolution to the local flat panel resolution. This also applies for SDVO local flat panels, but only if Boot Display Device is set to SDVO only.                                                                                                                                                                                                                                                                                                                         |
| Backlight Control             | Auto, 0%, 25%, 50%, 75%, 100%                                                                                                                                                                                                                                                                                                                                                                                                      | Select local flat panel backlight control value. If set to Auto, the BIOS tries to read the backlight brightness value from the EPI data set.                                                                                                                                                                                                                                                                                                                                                                                   |
| Inhibit Backlight             | <b>No</b><br>Permanent<br>Until End Of POST                                                                                                                                                                                                                                                                                                                                                                                        | Decide whether the backlight on signal should be activated when the panel is activated or whether it should remain inhibited until the end of BIOS POST or permanently inhibited.                                                                                                                                                                                                                                                                                                                                               |
| Invert Backlight Control      | No<br>Yes                                                                                                                                                                                                                                                                                                                                                                                                                          | Allow inversion of backlight control values if required for the used backlight hardware controller.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PWM Backlight Control         | Disabled<br>Enabled                                                                                                                                                                                                                                                                                                                                                                                                                | Enable/Disable backlight PWM output of COM Express.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



| Feature                  | Options    | Description                                                                                                      |
|--------------------------|------------|------------------------------------------------------------------------------------------------------------------|
| SDVO Port B Device       | None       | Select the SDVO device connected to this port.                                                                   |
|                          | DVI        |                                                                                                                  |
|                          | TV         |                                                                                                                  |
|                          | CRT        |                                                                                                                  |
|                          | LVDS       |                                                                                                                  |
|                          | DVI-Analog |                                                                                                                  |
| SDVO Port C Device       | None       | Select the SDVO device connected to this port.                                                                   |
|                          | DVI        |                                                                                                                  |
|                          | TV         |                                                                                                                  |
|                          | CRT        |                                                                                                                  |
|                          | LVDS       |                                                                                                                  |
|                          | DVI-Analog |                                                                                                                  |
| SDVO/DVI HotPlug         | Disabled   | If set to Enabled the Windows XP/2000/Vista graphics drivers will support 'Hotplug' of DVI monitors connected to |
| Support                  | Enabled    | a DVI SDVO transmitter. This means that a DVI monitor connected while the Windows XP/2000/Vista system is        |
|                          |            | already running will automatically be detected and added to the output display device list.                      |
| Display Mode Persistence | e Disabled | Display mode persistence means that previous display device configurations can be 'remembered' and restored      |
|                          | Enabled    | by the system. E.g. a dual view DVI configuration will automatically be restored if both DVI monitors are        |
|                          |            | connected again, even if during an earlier boot only one DVI monitor had been connected and was active.          |



# 9.4.4 CPU Configuration Submenu

| Feature                         | Options                                                        | Description                                                                                                                                                                                                                                                                                                                                        |
|---------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor Info Block            | No option                                                      | Displays the processor manufacturer, brand, frequency, and cache sizes.                                                                                                                                                                                                                                                                            |
| Execute Disable Bit             | Disabled<br><b>Enabled</b>                                     | Enable or disable the hardware support for data execution prevention.                                                                                                                                                                                                                                                                              |
| Intel SpeedStep tech.           | Maximum Speed<br>Minimum Speed<br><b>Automatic</b><br>Disabled | Maximum: CPU speed is set to maximum.<br>Minimum: CPU speed is set to minimum.<br>Automatic: CPU speed is controlled by the operating system.<br>Disabled: No SpeedStep, default CPU speed.<br>Note: Feature not available for Celeron M CPUs.                                                                                                     |
| Max. CPU Frequency              | (Available options depend on processor)                        | Allows to reduce the maximum processor frequency. This limits the maximum frequency the CPU can be set to when SpeedStep is set to Automatic or Maximum Speed. Used when the system is AC powered. <i>Note: Feature not available for Celeron M CPUs.</i>                                                                                          |
| Max. CPU Frequency<br>(Battery) | (Available options depend on processor)                        | Allows to reduce the maximum processor frequency. This limits the maximum frequency the CPU can be set to when SpeedStep is set to Automatic or Maximum Speed. Used when the system is battery powered. Note: Feature not available for Celeron M CPUs. This feature only visible when system is connected to a congatec compliant battery system. |
| On Demand Clock<br>Modulation   | <b>Disabled</b><br>75%<br>50%<br>25%                           | Allows a reduction of the performance of the processor by utilizing clock modulation. The value indicates the CLOCK ON to CLOCK OFF interval ratio. E.g. 75% results in a performance decrease of about 25%. <i>Note: Feature only available for Celeron M CPUs.</i>                                                                               |
| C2 State Support                | Disabled<br>Enabled                                            | Enable or disable C2 state for ACPI operating systems.                                                                                                                                                                                                                                                                                             |
| C3 State Support                | Disabled<br><b>Enabled</b>                                     | Enable or disable C3 state for ACPI operating systems.                                                                                                                                                                                                                                                                                             |



# 9.4.5 Chipset Configuration Submenu

| Feature                        | Options                             | Description                                                                                                                                                                                     |
|--------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRAM Frequency                 | <b>Auto</b><br>400MHz               | Allow to manually limit the maximum DRAM frequency to 400MHz.                                                                                                                                   |
| Memory Hole                    | Disabled<br>15MB-16MB               | Enable or disable the memory hole between 15MB and 16MB. If enabled, accesses to this range are forwarded to the LPC / PCI bus.                                                                 |
| OAPIC                          | Disabled<br><b>Enabled</b>          | Enable / Disable ICH6M IOAPIC function.                                                                                                                                                         |
| APIC ACPI SCI IRQ              | Disabled<br>Enabled                 | If set to Disabled IRQ9 is used for the SCI.<br>If set to Enabled IRQ20 is used for the SCI.                                                                                                    |
| C4 On C3                       | Disabled<br>Enabled                 | If enabled the CPU is put to C4 state, when the ACPI OS initiates a transition to C3, for additional power saving at<br>"Desktop Idle Mode".                                                    |
| DMI Power Management           | <b>Disabled</b><br>Enabled          | Control whether the DMI link interface between Northbridge and Southbridge can go to a lower power state.                                                                                       |
| Active State Power Management  | Disabled<br>Enabled                 | Enable or disable PCI Express L0s and L1 link power states.                                                                                                                                     |
| PCI Express Port 0             | Enabled<br>Disabled                 |                                                                                                                                                                                                 |
| PCI Express Port 1             | Enabled<br>Disabled                 |                                                                                                                                                                                                 |
| PCI Express Port 2             | Enabled<br>Disabled                 |                                                                                                                                                                                                 |
| Reserve PCIE Hotplug Resources | <b>No</b><br>Yes                    | Reserve I/O and memory resources for empty PCI Express slots. Setting a PCI Express port to Enabled and reserving resources is required for ExpressCard hotplug support on the respective port. |
| Ι/Ο                            | None<br><b>4K</b><br>8K<br>16K      | Number of I/O addresses to reserve for each enabled but empty PCI Express slot.                                                                                                                 |
| Memory                         | None<br><b>1MB</b><br>32MB<br>128MB | Amount of memory to reserve for each enabled but empty PCI Express slot.                                                                                                                        |
| Prefetchable Memory            | <b>None</b><br>1MB<br>32MB<br>128MB | Amount of prefetchable memory to reserve for each enabled but empty PCI Express slot.                                                                                                           |



# 9.4.6 I/O Interface Configuration Submenu

| Feature                     | Options  | Description                                                                                                                |
|-----------------------------|----------|----------------------------------------------------------------------------------------------------------------------------|
| Onboard Audio Controller    | Azalia   | Configure onboard audio controller for AC'97 or Azalia (Intel High Definition Audio) mode.                                 |
|                             | AC97     | Note: Azalia mode requires an external Azalia codec.                                                                       |
|                             | Disabled |                                                                                                                            |
| Onboard Ethernet Controller | Enabled  | Enable or disable the onboard Ethernet controller.                                                                         |
|                             | Disabled |                                                                                                                            |
| SIO Winbond W83627          | sub menu | Opens sub menu.                                                                                                            |
| Configuration               |          | Note: This setup node is only available if an external Winbond W83627 Super I/O has been implemented on the carrier board. |
| ► SIO SMSC SCH3114          | sub menu | Opens sub menu.                                                                                                            |
| Configuration               |          | Note: This setup node is only available if an external SMSC SCH3114 Super I/O has been implemented on the carrier board.   |

#### 9.4.6.1 SIO Winbond W83627 Configuration

| Feature               | Options               | Description                                                |
|-----------------------|-----------------------|------------------------------------------------------------|
| Serial Port 1/2       | Disabled              | Specifies the I/O base address and IRQ of serial port 1/2. |
| Configuration         | 3F8/IRQ4              |                                                            |
|                       | 2F8/IRQ3              |                                                            |
|                       | 3E8/IRQ4              |                                                            |
|                       | 2E8/IRQ3              |                                                            |
| Serial Port 2 Mode    | Normal                | Specifies the mode for serial port 2.                      |
|                       | IrDA                  |                                                            |
|                       | ASK IR                |                                                            |
| IR Duplex Mode        | Full Duplex           | Select IRDA full or half duplex function.                  |
|                       | Half Duplex           |                                                            |
| IR I/O Pin Select     | SINB/SOUTB            | Select receiver and transmit pins for IRDA mode.           |
|                       | IRRX/RTX              |                                                            |
| Parallel Port Address | Disabled              | Specifies the I/O base address used by the parallel port.  |
|                       | 378                   |                                                            |
|                       | 278                   |                                                            |
|                       | 3BC                   |                                                            |
| Parallel Port Mode    | Normal                | Specifies the parallel port mode.                          |
|                       | <b>Bi-directional</b> |                                                            |
|                       | ECP                   |                                                            |
|                       | EPP                   |                                                            |
|                       | ECP&EPP               |                                                            |
| EPP Version           | 1.9                   | Specifies the EPP version.                                 |
|                       | 1.7                   |                                                            |
| Parallel Port DMA     | DMA0                  | Specifies the DMA channel for parallel port in ECP mode.   |
|                       | DMA1                  | · ·                                                        |
|                       | DMA3                  |                                                            |



| Feature           | Options      | Description                                    |
|-------------------|--------------|------------------------------------------------|
| Parallel Port IRQ | None<br>IRQ5 | Specifies the interrupt for the parallel port. |
|                   | IRQ7         |                                                |

## • Note

This setup menu is only available if an external Winbond W83627 Super I/O has been implemented on the carrier board.

#### 9.4.6.2 SIO SMSC SCH3114 Configuration

| Feature                     | Options                              | Description                                            |
|-----------------------------|--------------------------------------|--------------------------------------------------------|
| Serial Port 1/2/3/4 Address | Disabled<br>3F8<br>2F8<br>3E8<br>2E8 | Specifies the I/O base address of serial port 1/2/3/4. |
| Serial Port 1/2/3/4 IRQ     | 3<br>4<br>10<br>11                   | Specifies the interrupt of serial port 1/2/3/4.        |
| Serial Port 2 Mode          | <b>Normal</b><br>IrDA<br>ASK IR      | Select serial port 2 mode.                             |
| IR Duplex Mode              | Full Duplex<br>Half Duplex           | Serial port 2 infrared duplex mode.                    |
| Receiver Polarity           | High<br>Low                          | Serial port 2 infrared receiver polarity.              |
| Xmitter Polarity            | High<br><b>Low</b>                   | Serial port 2 infrared transmitter polarity.           |

## Note

This setup menu is only available if an external SMSC SCH3114 Super I/O has been implemented on the carrier board.

## 9.4.7 Clock Configuration

| Feature         | Options  | Description                                            |
|-----------------|----------|--------------------------------------------------------|
| Spread Spectrum | Disabled | Enable spread spectrum clock modulation to reduce EMI. |
|                 | Enabled  |                                                        |



# 9.4.8 IDE Configuration Submenu

| Feature                 | Options                 | Description                                                                                                                            |
|-------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| ATA/IDE Configuration   | Disabled                | Configure the integrated parallel and serial ATA controllers.                                                                          |
|                         | Compatible              | Disabled: Both controllers are disabled.                                                                                               |
|                         | Enhanced                | Compatible: Both controllers operate in legacy or compatible mode.                                                                     |
|                         |                         | Enhanced: Both controllers operate in enhanced or native mode.                                                                         |
| Legacy IDE Channels     | SATA Only               | Configure the legacy channels in compatible mode.                                                                                      |
|                         | SATA Pri, PATA Sec      |                                                                                                                                        |
|                         | PATA Only               |                                                                                                                                        |
| Primary IDE Master      | sub menu                | Reports type of connected IDE device.                                                                                                  |
| ► Primary IDE Slave     | sub menu                | Reports type of connected IDE device.                                                                                                  |
| ► Secondary IDE Master  | sub menu                | Reports type of connected IDE device.                                                                                                  |
| Secondary IDE Slave     | sub menu                | Reports type of connected IDE device.                                                                                                  |
| Hard Disk Write Protect | Disabled                | If enabled, protects the hard drive from being erased.                                                                                 |
|                         | Enabled                 | Disabled allows the hard drive to be used normally. Read, write and erase functions can be performed to the disk.                      |
| IDE Detect Time Out (s) | 0, 5, 10, 30, <b>35</b> | Set this option to stop the BIOS from searching for IDE devices within the specified number of seconds. Basically, this allows         |
|                         |                         | you to fine-tune the settings to allow for faster boot times. Adjust this setting until a suitable timing can be found that will allow |
|                         |                         | for all IDE disk drives that are attached to be detected.                                                                              |
| ATA(PI) 80Pin Cable     | Host&Device             | Select the mechanism for detecting 80Pin ATA(PI) cable.                                                                                |
| Detection               | Host                    | Note: The use of an 80-conductor ATA cable is mandatory for running UDMA66 and faster hard disk drives. The standard                   |
|                         | Device                  | 40-conductor ATA cable cannot handle the higher speeds.                                                                                |



## 9.4.8.1 Primary/Secondary IDE Master/Slave Submenu

| Feature        | Options                 | Description                                                                                                                            |
|----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Device         | Hard Disk               | Displays the type of drive detected. The 'grayed-out' items below are the IDE disk drive parameters taken from the firmware of the IDE |
|                | ATAPI CDROM             | disk                                                                                                                                   |
| Vendor         | no option               | Manufacturer of the device.                                                                                                            |
| Size           | no option               | Total size of the device.                                                                                                              |
| LBA Mode       | supported               | Shows whether the device supports Logical Block Addressing.                                                                            |
|                | not supported           |                                                                                                                                        |
| Block Mode     | number of sectors       | Block mode boosts IDE performance by increasing the amount of data transferred. Only 512 byte of data can be transferred per           |
|                |                         | interrupt if block mode is not used. Block mode allows transfers of up to 64 kB per interrupt.                                         |
| PIO Mode       | 0, 1, 2, 3, 4           | IDE PIO mode programs timing cycles between the IDE drive and the programmable IDE controller. As the PIO mode increases, the          |
|                |                         | cycle time decreases.                                                                                                                  |
| Async DMA      | no option               | This indicates the highest Asynchronous DMA Mode that is supported.                                                                    |
| Ultra DMA      | no option               | This indicates the highest Synchronous DMA Mode that is supported.                                                                     |
| S.M.A.R.T      | no option               | Self-Monitoring Analysis and Reporting Technology protocol used by IDE drives of some manufacturers to predict drive failures.         |
| Туре           | Not Installed           | Sets the type of device that the BIOS attempts to boot from after the POST has completed.                                              |
|                | Auto                    | Not Installed prevents the BIOS from searching for an IDE disk.                                                                        |
|                | CD/DVD                  | Auto allows the BIOS to auto detect the IDE disk drive type.                                                                           |
|                | ARMD                    | CD/DVD specifies that an IDE CD/DVD drive is attached. The BIOS will not attempt to search for other types of IDE disk drives.         |
|                |                         | ARMD specifies an ATAPI Removable Media Device. This includes, but is not limited to ZIP and LS-120.                                   |
| LBA/Large      | Disabled                | Set to AUTO to let the BIOS auto detect LBA mode control.                                                                              |
| Mode           | Auto                    | Set to Disabled to prevent the BIOS from using LBA mode.                                                                               |
| Block          | Disabled                | Set to AUTO to let the BIOS auto detect device support for multi sector transfer. The data transfer to and from the device will occur  |
| (Multi-Sector  | Auto                    | multiple (the number of sectors, see above) sectors at a time.                                                                         |
| Transfer)      |                         | Set to Disabled to prevent the BIOS from using block mode. The data transfer to and from the device will occur one sector at a time.   |
| PIO Mode       | Auto                    | Set to AUTO to let the BIOS auto detect the supported PIO mode.                                                                        |
|                | 0, 1, 2, 3, 4           |                                                                                                                                        |
| DMA Mode       | Auto                    | Set to AUTO to let the BIOS auto detect the supported DMA mode.                                                                        |
|                | Disabled                | SWDMA = Single Word DMA                                                                                                                |
|                | SWDMA 1, 2              | MWDMA = Multi Word DMA                                                                                                                 |
|                | MWDMA0, 1, 2            | UDMA = Ultra DMA                                                                                                                       |
|                | UDMA0, 1, 2, 3, 4, 5, 6 |                                                                                                                                        |
| S.M.A.R.T      | Auto                    | Set to AUTO to let the BIOS auto detect hard disk drive support.                                                                       |
|                | Disabled                | Set to Disabled to prevent the BIOS from using SMART feature.                                                                          |
|                | Enabled                 | Set to Enabled to allow the BIOS to use SMART feature on supported hard disk drives.                                                   |
| 32Bit Data     | Disabled                | Enable/Disable 32-bit data transfers on supported hard disk drives.                                                                    |
| Transfer       | Enabled                 |                                                                                                                                        |
| ARMD           | Auto                    | ARMD is a device that uses removable media, such as the LS120, MO (Magneto-optical), or lomega Zip drives. If you want to boot         |
| Emulation Type | Floppy                  | from media on ARMD, it is required that you emulate boot up from a floppy or hard disk drive. This is essentially necessary when       |
|                | Hard disk drive         | trying to boot to DOS. You can select the type of emulation used if you are booting such a device.                                     |



# 9.4.9 USB Configuration Submenu

| Feature                 | Options             | Description                                                                                                                         |
|-------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| USB Functions           | Disabled            | Disable ICH6M USB host controllers.                                                                                                 |
|                         | 2 USB Ports         | Enable UHCI host controller 0.                                                                                                      |
|                         | 4 USB Ports         | Enable UHCI host controller 0 + 1.                                                                                                  |
|                         | 6 USB Ports         | Enable UHCI host controller 0 + 1 + 2.                                                                                              |
|                         | 8 USB Ports         | Enable UHCI host controller 0 + 1 + 2 + 3.                                                                                          |
| USB 2.0 Controller      | Enabled<br>Disabled | Enable the ICH6M USB 2.0 (EHCI) host controller.                                                                                    |
| Legacy USB Support      | Disabled            | Legacy USB Support refers to the USB keyboard, USB mouse and USB mass storage device support.                                       |
|                         | Enabled             | If this option is Disabled, any attached USB device will not become available until a USB compatible operating system is booted.    |
|                         | Auto                | However, legacy support for USB keyboard will be present during POST.                                                               |
|                         |                     | When this option is <i>Enabled</i> , those USB devices can control the system even when there is no USB driver loaded.              |
|                         |                     | AUTO disables legacy support if no USB devices are connected.                                                                       |
| USB Legacy POST-Always  | Enabled             | If set to Enabled, USB legacy support is always available at least during BIOS POST regardless of the main legacy USB support       |
|                         | Disabled            | setting. This ensures that the BIOS setup can always be entered and modified using a USB keyboard. Setting this node and the        |
|                         |                     | main node Legacy USB Support both to Disabled, completely disables BIOS legacy USB support. This decreases BIOS boot time,          |
|                         |                     | but also disables BIOS setup access using a USB keyboard.                                                                           |
| USB Keyboard Legacy     | Disabled            | Enable/Disable USB keyboard legacy support.                                                                                         |
| Support                 | Enabled             | NOTE: This option has to be used with caution. If the system is equipped with USB keyboard only then the user cannot enter setup    |
|                         |                     | to enable the option back                                                                                                           |
| USB Mouse Legacy        | Disabled            | Enable/Disable USB mouse legacy support.                                                                                            |
| Support                 | Enabled             |                                                                                                                                     |
| USB Storage Device      | Disabled            | Enable/Disable USB mass storage device support.                                                                                     |
| Support                 | Enabled             |                                                                                                                                     |
| Port 64/60 Emulation    | Disabled            | Enable/Disable the "Port 6h/64h" trapping option. Port 60h/64h trapping allows the BIOS to provide full PS/2 based legacy support   |
|                         | Enabled             | for USB keyboard and mouse. It provides the PS/2 functionality such as keyboard lock, password setting, scan code selection etc.    |
|                         |                     | to USB keyboards.                                                                                                                   |
| USB 2.0 Controller Mode | FullSpeed           | Configures the USB 2.0 host controller in HiSpeed (480Mbps) or FullSpeed (12Mbps).                                                  |
|                         | HiSpeed             | •                                                                                                                                   |
| BIOS EHCI Hand-Off      | Disabled<br>Enabled | Enable workaround for OSes without EHCI hand-off support.                                                                           |
| USB Beep Message        | Disabled            | Enable/Disable the beep during USB device enumeration.                                                                              |
| CCD Deep Meessage       | Enabled             |                                                                                                                                     |
| USB Stick Default       | Auto                | Select default USB stick emulation type. Auto selects floppy or hard disk emulation based on the storage size of the USB stick, but |
| Emulation               | Hard Disk           | the emulation type can be manually reconfigured for each device using the Mass Storage Device Configuration sub menu.               |
| USB Mass Storage Reset  | 10 Sec              | Number of seconds the legacy USB support BIOS routine waits for the USB mass storage device after the start unit command.           |
| Delay                   | 20 Sec              |                                                                                                                                     |
| ,                       | 30 Sec              |                                                                                                                                     |
|                         | 40 Sec              |                                                                                                                                     |
| ►USB Mass Storage       | sub menu            | Opens sub menu.                                                                                                                     |
| Device Configuration    |                     |                                                                                                                                     |
|                         |                     |                                                                                                                                     |



### 9.4.9.1 USB Mass Storage Device Configuration Submenu

| Feature        | Options                          | Description                                                                                                                                                                                                                                                              |
|----------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Emulation Type | <b>Auto</b><br>Floppy            | Every USB MSD that is enumerated by the BIOS will have an emulation type setup option. This option specifies the type of emulation the BIOS has to provide for the device.                                                                                               |
|                | Forced FDD<br>Hard Disk<br>CDROM | Note: The device's formatted type and the emulation type provided by the BIOS must match for the device to boot properly. Select AUTO to let the BIOS auto detect the current formatted media. If Floppy is selected then the device will be emulated as a floppy drive. |
|                | CDICOM                           | Forced FDD allows a hard disk image to be connected as a floppy image. Works only for drives formatted with FAT12, FAT16 or FAT32.                                                                                                                                       |
|                |                                  | <i>Hard Disk</i> allows the device to be emulated as hard disk.<br><i>CDROM</i> assumes the CD-ROM is formatted as bootable media, specified by the 'El Torito' Format Specification.                                                                                    |

## 9.4.10 Keyboard/Mouse Configuration Submenu

| Feature             | Options  | Description                                                                                                          |
|---------------------|----------|----------------------------------------------------------------------------------------------------------------------|
| Bootup Num-Lock Off |          | Specifies the power-on state of the Num-lock feature on the numeric keypad of the keyboard.                          |
|                     | On       |                                                                                                                      |
| Typematic Rate      | Slow     | Specifies the rate at which the computer repeats a key that is held down.                                            |
|                     | Fast     | Slow sets a rate of under 8 times per second.                                                                        |
|                     |          | Fast sets a rate of over 20 times per second.                                                                        |
| PS/2 Mouse Support  | Disabled | Configure PS/2 mouse support.                                                                                        |
|                     | Enabled  | Note: PS/2 support for mouse or keyboard is only available if a Winbond W83627 Super I/O or a SMSC SCH3114 Super I/O |
|                     | Auto     | has been implemented on the carrier board.                                                                           |



# 9.4.11 Remote Access Configuration Submenu

| Feature                            | Options                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Remote Access                      | Disabled<br>Enabled                                          | Enable/Disable the BIOS remote access feature.<br>Note: If the systems serial ports are disabled in the 'I/O Interface Configuration' submenu, then Serial Redirection is disabled and<br>'Remote Access Configuration' menu is unavailable to the users.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Serial Port Number                 | COM1<br>COM2                                                 | Select the serial port you want to use for console redirection.<br>Note: Only enabled serial ports are presented as an option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Serial Port Mode                   | <b>115200 8,n,1</b><br>57600 8,n,1<br>19200 8,n,1            | Select the baud rate (transmitted bits per second) you want the serial port to use for console redirection.<br>Note: The terminal program used with Serial Redirection must be set to use exact the same set of communication parameters.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Flow Control                       | <b>None</b><br>Hardware<br>Software                          | Select the flow control for Serial Redirection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Redirection After BIOS<br>POST     | Disabled<br>Boot Loader<br><b>Always</b>                     | With <i>Disabled</i> Serial Redirection functionality is disabled at the end of BIOS POST.<br>If set to <i>Always</i> , all resources and interrupts associated with Serial Redirection are protected and not released to DOS. This option<br>lets Serial Redirection permanently reside at base memory, which allows the DOS console to be redirected.<br><i>Note that the graphics output (VGA, SVGA, etc) from DOS programs is not redirected.</i><br>If set to <i>Boot loader,</i> Serial Redirection is active during the OS boot loader process. This allows boot status messages to be<br>redirected, but Serial Redirection will terminate when the OS loads. |  |  |
| Terminal Type                      | <b>ANSI</b><br>VT100<br>VT-UTF8                              | Select the target terminal type.<br>Escape sequences representing keystrokes are sent to the remote terminal based on these settings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| VT-UTF8 Combination<br>Key Support | Disabled<br>Enabled                                          | This option enables VT-UFT8 combination key support for ANSI/ VT100 terminals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Sredir Memory Display<br>Delay     | <b>No Delay</b><br>Delay 1 Sec<br>Delay 2 Sec<br>Delay 4 Sec | Set the delay in seconds to display memory information if serial redirection is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Serial Port BIOS Update            | Disabled<br>Enabled                                          | Enable or disable the serial port BIOS update feature. Disabling saves boot time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

• Note

This setup node is only applicable if an external Super I/O has been implemented on the carrier board.



# 9.4.12 Hardware Monitoring Submenu

| Feature             | Options   | Description                                                        |
|---------------------|-----------|--------------------------------------------------------------------|
| H/W Health Function | Disabled  | Enable hardware health monitoring device and display the readings. |
|                     | Enabled   |                                                                    |
| Board Temperature   | no option | Current board temperature.                                         |
| CPU Temperature     | no option | Current processor die temperature.                                 |
| CPU Fan Speed       | no option | Current CPU FAN speed.                                             |
| VcoreA              | no option | Current Core A reading.                                            |
| +3.3VSB             | no option | Current 3.3V standby reading.                                      |
| +5VSB               | no option | Current 5V standby reading.                                        |
| +12Vin              | no option | Current 12 V in reading.                                           |
| VRTC                | no option | Current VRTC reading.                                              |



# 9.4.13 Watchdog Configuration Submenu

| Feature           | Options           | Description                                                                                                                   |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------|
| POST Watchdog     | Disabled          | Select the timeout value for the POST watchdog.                                                                               |
|                   | 30sec             |                                                                                                                               |
|                   | 1min              | The watchdog is only active during the power-on-self-test of the system and provides a facility to prevent errors during boot |
|                   | 2min              | up by performing a reset.                                                                                                     |
|                   | 5min              |                                                                                                                               |
|                   | 10min             |                                                                                                                               |
|                   | 30min             |                                                                                                                               |
| Stop Watchdog For | No                | Select whether the POST watchdog should be stopped during the popup boot selection menu or while waiting for setup            |
| User Interaction  | Yes               | password insertion.                                                                                                           |
| Runtime Watchdog  | Disabled          | Selects the operating mode of the runtime watchdog.                                                                           |
|                   | One time trigger  | This watchdog will be initialized just before the operating system starts booting.                                            |
|                   | Single Event      | If set to 'One time trigger' the watchdog will be disabled after the first trigger.                                           |
|                   | Repeated Event    | If set to 'Single event', every stage will be executed only once, then the watchdog will be disabled.                         |
|                   |                   | If set to 'Repeated event' the last stage will be executed repeatedly until a reset occurs.                                   |
| Delay             | see Post Watchdog | Select the delay time before the runtime watchdog becomes active. This ensures that an operating system has enough time       |
|                   |                   | to load.                                                                                                                      |
| Event 1           | NMI               | Selects the type of event that will be generated when timeout 1 is reached. For more information about an ACPI Event see      |
|                   | ACPI Event        | section 9.4.1 of this user's guide.                                                                                           |
|                   | Reset             |                                                                                                                               |
|                   | Power Button      |                                                                                                                               |
| Event 2           | Disabled          | Selects the type of event that will be generated when timeout 2 is reached.                                                   |
|                   | NMI               |                                                                                                                               |
|                   | ACPI Event        |                                                                                                                               |
|                   | Reset             |                                                                                                                               |
|                   | Power Button      |                                                                                                                               |
| Event 3           | Disabled          | Selects the type of event that will be generated when timeout 3 is reached.                                                   |
|                   | NMI               |                                                                                                                               |
|                   | ACPI Event        |                                                                                                                               |
|                   | Reset             |                                                                                                                               |
|                   | Power Button      |                                                                                                                               |
| Timeout 1         | 0.5sec            | Selects the timeout value for the first stage watchdog event.                                                                 |
|                   | 1sec              |                                                                                                                               |
|                   | 2sec              |                                                                                                                               |
|                   | 5sec              |                                                                                                                               |
|                   | 10sec             |                                                                                                                               |
|                   | 30sec             |                                                                                                                               |
|                   | 1min              |                                                                                                                               |
|                   | 2min              |                                                                                                                               |
| Timeout 2         | see above         | Selects the timeout value for the second stage watchdog event.                                                                |
| Timeout 3         | see above         | Selects the timeout value for the third stage watchdog event.                                                                 |



# 9.5 Boot Setup

Select the Boot tab from the setup menu to enter the Boot setup screen. In the upper part of the screen the Boot setup allows you to prioritize the available boot devices. The lower part of this setup screen shows options related to the BIOS boot.

## 9.5.1 Boot Device Priority

| Feature                                                                                                                                                                                                        | Options                                                                                                                                                                                                                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Boot Priority Selection                                                                                                                                                                                        | Device Based<br><b>Type Based</b>                                                                                                                                                                                                                                                                | Select between device and type based boot priority lists. The "Device Based" boot priority list<br>allows you to select from a list of currently detected devices only. The "Type Based" boot priority<br>list allows you to select device types, even if a respective device is not yet present. Moreover,<br>the "Device Based" boot priority list might change dynamically in cases when devices are<br>physically removed or added to the system. The "Type Based" boot menu is static and can only<br>be changed by the user. |
| 1st, 2nd, 3rd,                                                                                                                                                                                                 | Disabled                                                                                                                                                                                                                                                                                         | This view is only available when in the default "Type Based" mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Boot Device<br>(Up to 12 boot devices can be prioritized if device<br>based priority list control is selected. If "Type Based"<br>priority list control is enabled only 8 boot devices can<br>be prioritized.) | Primary Master<br>Primary Slave<br>Secondary Master<br>Secondary Slave<br>Legacy Floppy<br>USB Harddisk<br>USB CDROM<br>USB Removable Dev.<br>Onboard LAN<br>External LAN<br>PCI Mass Storage<br>PCI SCSI Card<br>Any PCI BEV Device<br>Third Master<br>Third Slave<br>PCI RAID<br>Local BEV ROM | When in "Device Based" mode you will only see the devices that are currently connected to the system. The default boot priority is <i>Removables 1st, ATAPI CDROM 2nd, Hard Disk 3rd, BEV 4th</i> (BEV = Boot Entry Vector, e.g. Network or SCSI Option-ROMs).                                                                                                                                                                                                                                                                     |



### 9.5.2 Boot Settings Configuration

| Feature                   | Options      | Description                                                                                                                                                       |
|---------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quick Boot Disabled       |              | If Enabled, some POST tasks will be skipped to speed-up the BIOS boot process.                                                                                    |
|                           | Enabled      |                                                                                                                                                                   |
| Quiet Boot Disabled       |              | Disabled displays normal POST diagnostic messages. Enabled displays OEM logo instead of POST messages.                                                            |
|                           | Enabled      | Note: The default OEM logo is a dark screen.                                                                                                                      |
| Boot Display              | Clear        | Controls the end of POST boot display handling, if Quiet Boot is enabled. If set to Maintain the BIOS will maintain the current                                   |
|                           | Maintain     | display contents and graphics video mode used for POST display. If set to <i>Clear</i> the BIOS will clear the screen and switch to VGA text mode at end of POST. |
| Automatic Boot List Retry | Disabled     | VGA text mode at end of POST.                                                                                                                                     |
|                           | Enabled      |                                                                                                                                                                   |
|                           |              | Set display mode for Option ROM.                                                                                                                                  |
|                           | Keep current |                                                                                                                                                                   |
| Halt On Error             | Disabled     | Determines whether the BIOS halts and displays an error message if an error occurs. If set to Enabled the BIOS waits for user                                     |
|                           | Enabled      | input.                                                                                                                                                            |
| Hit 'DEL' Message Display | Disabled     | Allows/Prevents the BIOS to display the 'Hit Del to enter Setup' message.                                                                                         |
|                           | Enabled      |                                                                                                                                                                   |
| Interrupt 19 Capture      | Disabled     | Allows/Prevents the option ROMs (such as network controllers) from trapping the boot strap interrupt 19.                                                          |
|                           | Enabled      |                                                                                                                                                                   |
| PXE Boot to LAN           | Disabled     | Disable/Enable PXE boot to LAN                                                                                                                                    |
|                           | Enabled      | Note: When set to 'Enabled', the system has to be rebooted in order for the Intel Boot Agent device to be available in the Boot                                   |
|                           |              | Device Menu.                                                                                                                                                      |
| Power Loss Control (see   | Remain Off   | Specifies the mode of operation if an AC power loss occurs.                                                                                                       |
| note below)               | Turn On      | Remain Off keeps the power off until the power button is pressed.                                                                                                 |
|                           | Last State   | Turn On restores power to the computer.                                                                                                                           |
|                           |              | Last State restores the previous power state before power loss occurred.                                                                                          |
|                           |              | Note: Only works with an ATX type power supply.                                                                                                                   |

#### Note

- The term 'AC power loss' stands for the state when the module looses the standby voltage on the 'VCC\_5V\_SBY' pins. On congatec modules, the standby voltage is continuously monitored after the system is turned off. If after 30 seconds the standby voltage is no longer detected, then this is considered an AC power loss condition. If the standby voltage remains stable for 30 seconds, then it is assumed that the system was switched off properly.
- 2. Inexpensive ATX power supplies often have problems with short AC power sags. When using these ATX power supplies it is possible that the system turns off but does not switch back on, even when the PS\_ON# (or SUS\_S3) signal is asserted correctly by the module. In this case, the internal circuitry of the ATX power supply has become confused. Usually another AC power off/on cycle is necessary to recover from this situation.
- 3. Unlike other module designs available in the embedded market, a CMOS battery is not required by congatec modules to support the 'Power Loss Control' feature.



# 9.6 Security Setup

Select the Security tab from the setup menu to enter the Security setup screen.

## 9.6.1 Security Settings

| Feature                          | Options                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|----------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Supervisor Password              | Installed<br>Not Installed                              | Reports if there is a supervisor password set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| User Password                    | Installed<br>Not Installed                              | Reports if there is a user password set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Change Supervisor Password       | enter password                                          | Specifies the supervisor password.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| User Access Level                | No Access<br>View Only<br>Limited<br><b>Full Access</b> | Sets BIOS setup utility access rights for user level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Boot Selection Popup Menu Access | Anybody<br>Setup User<br>Setup Supervisor<br>No Access  | Select who can access the boot selection popup menu when setup passwords are installed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| Change User Password             | enter password                                          | Specifies the user password.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Password Check                   | <b>Setup</b><br>Always                                  | Setup: Check password while invoking setup<br>Always: Check password also on each boot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| Boot Sector Virus Protection     | <b>Disabled</b><br>Enabled                              | Select <i>Enabled</i> to enable boot sector protection.<br>The BIOS displays a warning when any program (or virus) issues a Disk Format command or attempts to write to the<br>boot sector of the hard disk drive.<br>If enabled, the following appears when a write is attempted to the boot sector. You may have to type N several times<br>to prevent the boot sector write.<br><i>Boot Sector Write!</i><br><i>Possible VIRUS: Continue (Y/N)?</i><br>The following appears after any attempt to format any cylinder, head or sector of any hard disk drive via the BIOS<br>INT13 hard disk drive service:<br><i>Format!!!</i><br><i>Possible VIRUS: Continue (Y/N)?</i> |  |
| HDD Security Freeze Lock         | Disabled<br>Enabled                                     | If enabled, the BIOS will send the Security Freeze Lock command to each attached hard disk supporting the security command set. This will prevent anybody from setting or changing a hard disk password after POST.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Ask HDD Password on Every Boot   | No<br>Yes                                               | Select whether the hard disk unlock password has to be entered on each boot. Only applicable if a hard disk user password is installed (see Hard Disk Security).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| BIOS Update & Write Protection   | Disabled<br>Enabled                                     | Only visible if a supervisor password is installed. If enabled the BIOS update and modification utilities will ask for the supervisor password before allowing any write accesses to the BIOS flash ROM chip.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| END-Key Loads CMOS Defaults      | <b>Yes</b><br>No                                        | If set to Yes, the user can force the loading of CMOS defaults by pressing the END key during POST.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |



## 9.6.2 Hard Disk Security

This feature enables the users to set, reset or disable passwords for each hard drive in Setup without rebooting. If the user enables password support, a power cycle must occur for the hard drive to lock using the new password. Both user and master password can be set independently however the drive will only lock if a user password is installed.

#### 9.6.2.1 Hard Disk Security User Password

| Feature                        | Options        | Description                                                                  |
|--------------------------------|----------------|------------------------------------------------------------------------------|
| Primary/Secondary Master/Slave | Enter password | Set or clear the user password for the hard disk.                            |
| HDD User Password              |                | Note: This option will be shaded if the hard drive does support the Security |
|                                |                | Mode Feature set but user failed to unlock the drive during BIOS POST.       |

#### 9.6.2.2 Hard Disk Security Master Password

| Feature                        | Options        | Description                                                                  |
|--------------------------------|----------------|------------------------------------------------------------------------------|
| Primary/Secondary Master/Slave | Enter password | Set or clear the master password for the hard disk.                          |
| HDD Master Password            |                | Note: This option will be shaded if the hard drive does support the Security |
|                                |                | Mode Feature set but user failed to unlock the drive during BIOS POST.       |



# 9.7 **Power Setup**

| Feature                   | Options                               | Description                                                                                                                                                                |  |
|---------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Power Management / APM    | Disabled<br>Enabled                   | Set this option to allow or prevent chipset power management and APM (Advanced Power Management).                                                                          |  |
| Suspend Timeout           | Disabled<br>1- 60 Min                 | Specifies the length of time of inactivity the system waits before it enters suspend mode.                                                                                 |  |
| Video Power Down Mode     | Disabled<br>Standby<br><b>Suspend</b> | Specifies the power state that the video subsystem enters when the BIOS places it in a power saving state after t specified period of display inactivity has expired.      |  |
| Hard Disk Power Down Mode | Disabled<br>Standby<br><b>Suspend</b> | Specifies the power state that the hard disk drives enter after the specified period of hard drive inactivity has expired.                                                 |  |
| <device></device>         | lgnore<br>Monitor                     | Determines whether the device activity is monitored by the power management timer or not.                                                                                  |  |
| Resume On Ring            | Disabled<br>Enabled                   | Disable / enable RI signal (= GPE2 on pin 89 of X4 connector) to generate a wake event.<br>If enabled wake is possible from all power down states including S5 (Soft Off). |  |
| Resume On PME             | Disabled<br>Enabled                   | Disable / enable PCI PME to generate a wake event.<br>If enabled wake is possible from all power down states including S5 (Soft Off).                                      |  |
| Resume On RTC Alarm       | Disabled<br>Enabled                   | Disable / enable RTC to generate a wake event.<br>If enabled wake is possible from all power down states including S5 (Soft Off).                                          |  |
| RTC Alarm Date (Days)     | Everyday, 0131                        | Select the day of the month when the event should be generated.                                                                                                            |  |
| System Time               | Hour:Minute:Second                    | Select the system time when the event should be generated.                                                                                                                 |  |
| Power Button Mode         | <b>On/Off</b><br>Suspend              | Specifies if the system enters suspend or soft off mode when the power button is pressed.                                                                                  |  |

Select the Power tab from the setup menu to enter the Power Management setup screen.

## 9.7.1 Exit Menu

Select the Exit tab from the setup menu to enter the Exit setup screen.

You can display an Exit screen option by highlighting it using the <Arrow> keys.

| Feature                  | Description                                                                                                  |
|--------------------------|--------------------------------------------------------------------------------------------------------------|
| Save Changes and Exit    | Exit setup and reboot so the new system configuration parameters can take effect.                            |
| Discard Changes and Exit | Exit setup without saving any changes made in the BIOS setup program.                                        |
| Discard Changes          | Discard changes without exiting setup. The option values presented when the computer was turned on are used. |
| Load CMOS Defaults       | Load the CMOS defaults of all the setup options.                                                             |



# **10 Additional BIOS Features**

The conga-B915 uses a congatec/AMIBIOS that is stored in an onboard Flash Rom chip and can be updated using the congatec System Utility, which is available in a DOS based command line, Win32 command line, Win32 GUI, and Linux version.

The BIOS displays a message during POST and on the main setup screen identifying the BIOS project name and a revision code. The initial production BIOS is identified as B915R1xx, where B915 is the congatec internal project name, R is the identifier for a BIOS ROM file, 1 is the so called feature number and xx is the major and minor revision number.

## **10.1 Updating the BIOS**

BIOS updates are often used by OEMs to correct platform issues discovered after the board has been shipped or when new features are added to the BIOS.

For more information about "Updating the BIOS" refer to the user's guide for the congatec System Utility, which is called CGUTLm1x.pdf and can be found on the congatec AG website at www.congatec.com.

## 10.2 BIOS Recovery

The "BIOS recovery" scenario is recommended for situations when the normal flash update fails and the user can no longer boot back to an OS to restore the system. The code that handles BIOS recovery resides in a section of the flash referred to as "boot block".

For more information about "BIOS Recovery" refer to application note AN6\_BIOS\_Recovery.pdf, which can be found on the congatec AG website at www.congatec.com.

#### **10.2.1 BIOS Recovery via Storage Devices**

In order to make a BIOS recovery from a floppy disk, CD-ROM (ISO9660) or USB floppy the BIOS file must be copied into the root directory of the storage device and renamed AMIBOOT.ROM.

For more information about "BIOS Recovery via Storage Devices" refer to application note AN6\_BIOS\_Recovery.pdf, which can be found on the congatec AG website at www.congatec.com.



#### **10.2.2 BIOS Recovery via Serial Port**

The Serial Flash method allows for boot block recovery by loading a BIOS image via a serial port (COM1). This is can be used by many headless embedded systems which rely on a serial port as a debug and utility console port. This feature is disabled by default. See setup node in the "BIOS Setup Description" section 9.4.11 "Remote Access Configuration Submenu".

For more information about "BIOS Recovery via Serial Port" refer to application note AN6\_BIOS\_Recovery.pdf, which can be found on the congatec AG website at www.congatec.com.

⇒Note

The above mentioned feature is only applicable if an external Super I/O has been implemented on the carrier board.

## **10.3** Serial Port and Console Redirection

Serial Redirection allows video and keyboard redirection via a standard RS-232 serial port. For more information about "Serial Port and Console Redirection" refer to application note AN2\_Remote\_Control.pdf, which can be found on the congatec AG website at www.congatec.com.

Note

The above mentioned feature is only applicable if an external Super I/O has been implemented on the carrier board.

## **10.4 BIOS Security Features**

The BIOS provides both a supervisor and user password. If you use both passwords, the supervisor password must be set first. The system can be configured so that all users must enter a password every time the system boots or when setup is executed.

The two passwords activate two different levels of security. If you select password support you are prompted for a one to six character password. Type the password on the keyboard. The password does not appear on the screen when typed.

The supervisor password (supervisor mode) gives unrestricted access to view and change all the setup options. The user password (user mode) gives restricted access to view and change setup options.

If only the supervisor password is set, pressing <Enter> at the password prompt of the BIOS setup program allows the user restricted access to setup.

Setting the password check to 'Always' restricts who can boot the system. The password prompt will be displayed before the system attempts to load the operating system. If only the supervisor password is set, pressing <Enter> at the prompt allows the user to boot the system.



## **10.5 Hard Disk Security Features**

Hard Disk Security uses the Security Mode feature commands defined in the ATA specification. This functionality allows users to protect data using drive-level passwords. The passwords are kept within the drive, so data is protected even if the drive is moved to another computer system.

The BIOS provides the ability to 'lock' and 'unlock' drives using the security password. A 'locked' drive will be detected by the system, but no data can be accessed. Accessing data on a 'locked' drive requires the proper password to 'unlock' the disk.

The BIOS enables users to enable/disable hard disk security for each hard drive in setup. A master password is available if the user can not remember the user password. Both passwords can be set independently however the drive will only lock if a user password is installed. The max length of the passwords is 32 bytes.

During POST each hard drive is checked for security mode feature support. In case the drive supports the feature and it is locked, the BIOS prompts the user for the user password. If the user does not enter the correct user password within five attempts, the user is notified that the drive is locked and POST continues as normal. If the user enters the correct password, the drive is unlocked until the next reboot.

In order to ensure that the ATA security features are not compromised by viruses or malicious programs when the drive is typically unlocked, the BIOS disables the ATA security features at the end of POST to prevent their misuse. Without this protection it would be possible for viruses or malicious programs to set a password on a drive thereby blocking the user from accessing the data.



# 11 Industry Specifications

The list below provides links to industry specifications that apply to congatec AG modules.

| Specification                                                         | Link                                                        |
|-----------------------------------------------------------------------|-------------------------------------------------------------|
| Audio Codec '97 Component Specification, Version 2.3 (AC '97)         | http://www.intel.com/design/chipsets/audio/                 |
| Low Pin Count Interface Specification, Revision 1.0 (LPC)             | http://developer.intel.com/design/chipsets/industry/lpc.htm |
| Universal Serial Bus (USB) Specification, Revision 2.0                | http://www.usb.org/home                                     |
| PCI Specification, Revision 2.2                                       | http://www.pcisig.com/specifications                        |
| Serial ATA Specification, Revision 1.0a                               | http://www.serialata.org                                    |
| PICMG <sup>®</sup> COM Express Module <sup>™</sup> Base Specification | http://www.picmg.org/                                       |
| PCI Express Base Specification, Revision 2.0                          | http://www.pcisig.com/specifications                        |