26-1143 Radio Shaek # Service Manual ### TR85-880® ## Model I Double-Density Adapter Kit Catalog Number 26-1143 CUSTOM MANUFACTURED IN U.S.A. FOR RADIO SHACK, A DIVISION OF TANDY CORPORATION TRS-80<sup>®</sup> Model I Double-Density Disk System Manual © 1982 Tandy Corporation All Rights Reserved Reproduction or use, without express written permission from Tandy Corporation, of any portion of this manual is prohibited. While reasonable efforts have been taken in the preparation of this manual to assure its accuracy, Tandy Corporation assumes no liability resulting from any errors or omissions in this manual, or from the use of the information obtained herein. ### - TRS-80 <sup>®</sup> — | CO | | | | | |-------|-----|------|-----|--| | 1.1.1 | 1.4 | 1 13 | L V | | | Int | oduction | |-----|--------------------------| | 1/ | unctional Specifications | | 2/ | Block Diagram | | 3/ | installation | | 4/ | Alignment Instructions | | 5/ | Proubleshooting | | 6/ | Printed Circuit Board | | 7/ | Schematic | | 8/ | Parts List | | 9/ | Cheory of Operation | ### Introduction The Double-Density Disk System for the TRS-80 Model I allows more storage on a 5 1/4 inch diskette than is available on a single-density diskette. An 80% increase in disk-storage capability is available using 35 tracks and more than double the capacity if 40 tracks is used. To use this capability, you must have a Double-Density operating system and a hardware modification. The new operating system is on a diskette and the description of its use is found in the Double-Density Disk System Owner's Manual (26-1143). The hardware modification is an Adapter Board that must be installed by a qualified Radio Shack Service Technician. This Adapter Board allows the continued use of single-density diskettes with a single-density operating system as well as the enhanced double-density system. Model I with double-density is capable of reading Model III data diskettes, but this feature is not supported in the Double-Density Operating System (DDOS). The operating systems are not compatible because of addressing differences. Therefore, the software does not support full compatibility. Shugart disk drives will NOT support a 40 track operation. The disk drives that have a serial number that is followed by a (-1) are manufactured by Tandon or Texas Peripherals and are certified for double-density and can be CONFIGured to 40 tracks. The design objective was to make the double-density adapter fully compatible with the Western Digital 1771 socket inside the Model I expansion interface. This is an easy plug-in installation without trace cuts or jumpers. In addition, a side select line is available on the adapter board for future enhancements. This modification, however, would require changes to the expansion interface. ### 1/ Functional Specifications The TRS-80 Model I Double-Density Adapter Board is an optional "add-on" board for the Model I which provides a double-density controller for the 5 1/4 inch floppy disk drives. This board can support both single and double-density operation. This modification, along with the software required for operation, allows the transfer of Model I single-density files to double-density format. Write precompensation is provided and is software controlled for any desired track. System software automatically enables precompensation for all tracks greater than 21. The amount of write precompensation is hardware adjustable on the Adapter Board from Ons to 500ns. The adapter boards are adjusted at the factory for a nominal rate of 200ns. The data-clock recovery circuit incorporates a phase-locked loop system for state-of-the-art reliability. Upon reset or power-up, the Adapter Board is configured for side 0, no precompensation, and single-density. If a single-density operating system is used, the Model I will not change from that density. If a double-density operating system is used, the Model I will reconfigure the Adapter Board to operate in double-density. In the double-density operation, data transfers are synchronized to the CPU by polling the FDC for a data request before the operation begins. If good status is not received after a specified length of time, the operation is aborted and control is returned to the calling program. ### 2/ Block Diagram Radio /haek® ### 3/ Installation Before installation of the Model I Double-Density Adapter, verify the proper operation of the Expansion Interface using a memory test, FORMAT, and BACKUP for single-density. This installation should only be attempted after the Expansion Interface is proved to be functioning properly. - 1. Remove the Power Supply Cover on the Expansion Interface and remove and disconnect the power supplies. - 2. Turn the E. I. upside down and remove the six screws that hold the case together. Remove the bottom cover. The screws are of different lengths (remember which screws went where), and must be used to reinstall the Bottom Cover. - 3. Locate the WD 1771 FDC chip. It is the only 40 pin chip in the E. I. It is Z34 on revisions A and C boards and Z42 on the revision D board. Carefully remove this chip. After removing the chip, carefully check and straighten any bent pins, and insert the chip in the socket for U3 on the new DDA board. - 4. The Adapter Board is mounted (installed) in the socket on the Expansion Interface board where the WD 1771 FDC chip was removed. There are extension pins below the adapter circuit board for this purpose. Be certain that the FDC chip is facing the same direction as it was on the E. I. board ( #1 pin is over #1 pin, etc). Carefully set the Adapter Board OVER the socket (in the E. I.) so that the ends marked for pin #1 are aligned and that the pins will go in the socket. Then press evenly on the board to firmly seat the pins in the socket. - 5. It is unlikely that you will need to bend any capacitors to seat the adapter board. If you must, be sure to not cause a short or break any leads. - 6. Lay the piece of foam, included with the unit over the Adapter Board. Carefully reinstall the Bottom Cover. Then turn the E. I. back over and reconnect the power supplies and replace the Power Supply Cover. - 7. Apply power to the unit and boot either the single-density or the double-density version of TRSDOS. Do not try to boot Model III TRSDOS. If TRSDOS will not boot, first attempt steps 1 and 2 | | Model | I | Doub | le-Der | sity | |--|-------|---|------|--------|------| |--|-------|---|------|--------|------| Service Manual TRS-80 ® - of the alignment procedure (see "Alignment") before going on to the "Troubleshooting" section of this manual. 8. Go to the "Alignment" section of this manual. - Radio *f* haek • ### 4/ Alignment Instructions - 1. TP9 is the Frequency control point for the Voltage Control Oscillator circuit (Ul3). It should be adjusted when instructions are not being executed by the Floppy Disk Controller (idle state). Adjust R7 so that the level of 1.4 volts is obtained with reference to ground. - 2. The VCO free-running frequency must also be adjusted in an idle state and in single-density mode. The measurement at TP5 should be adjusted as close as possible to 125 kHz but on the low side (i.e. 124.99 kHz). The adjustment is made using Rll. - 3. Write precompensation must be adjusted while executing disk writes and is measured at TP6. Boot TRSDOS (either version) and format a blank diskette. While it is formatting, adjust R2 so that the pulse width on TP6 is 200 ns in duration. When a version of Tandy Drive Controller (TDC) is available, execute continuous track writes. This will be much easier than trying to catch the pulse during the FORMAT operation. ### TEST POINTS | TP# | NAME<br> | WHAT YOU SHOULD SEE | |-----|----------|----------------------------------------------------------------| | 1 | CLK | 1 mhz clock from E. I. | | 2 | DDEN* | <pre>Ø for double-density l for single-density</pre> | | 4 | IP* | Index pulse from disk<br>drive | | 5 | RCLK | <pre>125 kHz in idle condition (Rll) (drive not running)</pre> | | 6 | Precomp | 200 nsec duration pulse when enabled and writing (R2) | - Radio *J*haek® | Mode | el I Double-Density | TRS-80 <sup>®</sup> Service Manual | |------|----------------------|------------------------------------------| | 7 | PREN | Ø for No Precomp<br>l for Precomp enable | | 8 | Ground | Ground | | 9 | FDC Bias | 1.4 VDC in idle position (R7) | | | ADJUS | TMENT POTENTIOMETERS | | R2 | Precomp Adjust (TP6) | | | R7 | Bias Adjust (TP9) | | Rll Free Run Adjust (TP5) ### 5/ Troubleshooting | SYMPTOM | POSSIBLE PROBLEM(S) | |-----------------------------------------------------------------------|----------------------| | Powers-On to Ready > | a,b,c,d,e, or f | | Powers-On with garbage on Screen (Drive does not turn-on after RESET) | e,f,h,i, or k | | Powers on with garbage on screen (Drive turns-on after RESET) | a - f, h, j, k, or l | | All drives stay turned-on | g or k | | Starts to boot DDOS, but hangs up at 'LOADING TRSDOS' message | j, 1, or m | | Will not FORMAT or write (Single-density) | d or 1 | | Will not FORMAT or write (Double-density) | l, m or o | ### Explanation of problems - Double-Density Adapter not seated properly - b. Bent pins on header strip - c. Bent pins on WD1771 (U3) - d. Bad WD1771 (U3) - e. E. I. power supply not plugged in or not turned-on - Bad cable (CPU to E. I. ) f. - g. Cable upside down (E. I. to Disk Drive(s)) - h. If buffered cable, is it plugged in backwards? - i. Disk Drive(s) turned off? - j. Bad Operating System diskettek. Bad cable (E. I. to Disk Drive(s)) - 1. Incorrect adjustments on board - m. Bad WD1791 (U4) 6/ Printed Circuit Board(solder side) Radio shaek® (Component side and components) Radio. Shack | Model I Double-Densit | Mode. | 1 I | Doub | le-Den | sit | |-----------------------|-------|-----|------|--------|-----| |-----------------------|-------|-----|------|--------|-----| – TRS-80 <sup>®</sup> – Service Manual 7/ Schematic — Radio /haek® - ### 8/ Parts List | SYMBOL | DESCRIPTION | MANUFACTURER'S<br>PART NUMBER | | |--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------| | | RESISTOR/TRIM POT | | | | R1, R4,<br>R8<br>R2<br>R9, R3<br>R5<br>R6<br>R7<br>R10 | and Resistor, 10K ohm, 1/4 watt, Trim Pot, 10K ohm, .151 watt Resistor, 2.2K ohm, 1/4 watt Resistor, 47K ohm, 1/4 watt, Resistor, 47 ohm, 1/4 watt, Trim Pot, 100K ohm, .151 watt Resistor, 6.8K ohm, 1/4 watt Trim Pot, 50K ohm, .151 watt | 827-9310<br>,5% 820-7222<br>5% 820-7347<br>5% 820-7047<br>20 827-9410 | AN2262EEC | | | CAPACITORS | | | | C1-C3, C<br>C19<br>C4, C11<br>C10<br>C16,C17<br>C18 | 47 mfd, 100 volt, 10% polyes | radial 832-6331<br>ter 835-4475<br>sk 830-1104 | ACC104QJAP<br>ACC336QDAP<br>ACC474KLGP<br>ACC101QJCP<br>ACC750QJCP | | | INTEGRATED CIRCUITS | | | | U1, U6<br>U2<br>U3<br>U4<br>U5<br>U7 | 74LS74 Flip Flop 74LS157 Multiplexer WD1771 (removed from EI to multiplexer) WD1791B-02 Floppy Disk Format WD2143-01 4-Phase Clock 74LS08 Quad (2 input) And gat | 804-0143<br>te 802-0008 | AMX3563 AXX3014 AMX4472 AMX3698 | | U8<br>U9<br>U10<br>U11<br>U12<br>U13 | WD1691 Floppy support logic<br>74LS04 Hex Inverter<br>74LS138 3 to 8 Decoder<br>74LS10 Triple input Nand gate<br>74LS123 Multivibrator (one strains) | | AMX3898<br>AMX3803 | | | TRS-80 <sup>®</sup> | ) | DCTV | 100 Handar | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------|------------------------------------------------------------------| | SYMBOL | DESCRIPTION | | 'ACTURER'S | RADIO SHACK<br>PART NUMBER | | | MISCELLANEOUS | | | | | U3<br>U4<br>U5<br>U8 | Printed Circuit Board (Rev. Staking Pins Socket 40-Pin DIP Socket 20-Pin SIP Socket 18-Pin DIP Socket 20-Pin DIP Header 20-Pos SIP with space | | 870-9202<br>852-9014<br>850-9002<br>850-9013<br>850-9006<br>850-9009<br>851-9132 | NST<br>AHB9682<br>AJ6580<br>AJ7125<br>AJ6701<br>AJ6760<br>AJ7126 | ### 9/ Theory Of Operation ### A. CONTROL AND DATA BUFFERING The Double-Density Adapter Board is a memory mapped device that uses the same decoding logic as the single-density system on the Model I. (For more information on the decoding logic, see decoding logic section of the Expansion Interface Service Manual). Control lines, such as DDEN\* (double-density enable), PREN (precompensation enable), and SIDESEL (side select), are latched using a one of 8 decoder, UlO (74LSl38), and Ul, U6 (flip flops). The three high order bits (DAL5\* - DAL7\*) of the sector write register (37EEH) are used to control the decoder. In single-density operation, the WD1771 Floppy Disk Controller is selected (using DDEN as the select). For double-density operation, the WD1791 FDC is used. The Double-Density Adapter Board includes both of these FDC's. The single-density FDC (WD1771) is moved from the Expansion Interface and the double-density FDC (WD1791) is a new part. A WR\* strobe in the address range 37ECH - 37EFH is decoded on the expansion interface as a write to the FDC. All must be high and AO must be low to enable the decoder (UlO) at the active low at G2A. The decoded address is 37EEH. In addition, if all the data lines DAL5\*-DAL7\* are high (this means a zero due to inverted logic) G2A will not go low. This prevents changing the state of the control lines on a normal write to the sector register. The following table illustrates the data used for each function: | DATA | FUNCTION | |-------------------------------------------|---------------------------------------------------------------------------------------------| | 40-5F<br>60-7F<br>80-9F<br>A0-BF<br>C0-DF | Select side 0 Select side 1 Set double-density mode Set single-density mode Disable precomp | | EO-FF | Enable precomp | Note that only one function may be toggled at a time. (i.e. one could not enable double-density and precompensation in one write to the sector register.) After selecting a control function, the data that was previously in the sector register will have been destroyed and should be rewritten if necessary. | Radio Shael | Ra | dio | Tha | ek | |-------------|----|-----|-----|----| |-------------|----|-----|-----|----| ### B. RESET and CONTROL LATCHES Upon RESET, the LS74 flip-flops for side select and precompensation enable are cleared. This mode sets side 0 and no precompensation. The two LS74's for the DDEN\* are also cleared. However, upon the clock (1 MHz) from the Expansion Interface, the not Q output of the first flip-flop will be clocked as a high to the output of the second half of Ul. The high at this output will cause the adapter to power-up in single-density. Since both controllers share the data bus and other signals, they are selected and deselected using one signal, DDEN\*. ### C. WRITE PRECOMPENSATION and CLOCK RECOVERY CIRCUIT All data transfers from disk, regardless of mode, use an external data separater/clock recovery circuit. This will provide more reliable data transfer than the unmodified Expansion Interface. U8 (WD1691), U5 (WD2143), and U13 (74LS629), along with a few passive components, comprise the write precompensation and read clock recovery logic. The WD1691 is a LSI device which minimizes the external logic required to interface the 1791 FDC chip to a The use of an external VCO allows adjustment to keep disk drive. the RCLK signal synchronous with the read data for the drive. Write precompensation control signals are also provided by the WD1691 to interface directly to the WD2143 clock generator. The read clock recovery section of the WD1691 has five inputs: DDEN\*, VCO, RRD\*, WG, and VFOE\*/WF; and three outputs: PU, PD\*, and The inputs VFOE\*/WF and WG when both low enable the clock recovery logic. When WG is high, a write operation is in progress and the clock recovery circuits are disabled regardless of the state of any other inputs. The write precompensation section of the WD1691 was designed to be used with the WD2143 clock generator. Write precompensation is not used in the single-density mode and the signal DDEN\* when high indicates this condition. In double-density mode (DDEN\* = 0), the signals EARLY and LATE are used to select a phase input (01\*-04\*) on the leading edge of WDIN. The STB line is latched high when this occurs, causing the WD2143 to start its pulse generation. 02\* is used as the write data pulse on nominal (EARLY = LATE = 0), 01\* is used for the EARLY = 1, and 03\* is used for the LATE = 1. The leading edge of 04\* resets the STB line in anticipation of th next write data pulse. When TG43=0 or DDEN\* = 1, precompensation is disabled and any transitions on the WDIN line will appear on the WDOUT line. When VFOE\*/WF and WG are low, the clock recovery circuits are When the RRD\* line goes low, the PU or PD\* signals will become active. If the RRD\* line has made its transition in the beginning of the RCLK window, PU will go from a high impedance state to a logic 1. This will cause the VCO to increase in frequency. If the RDD\* line has made its transition at the end of the RCLK window, PU will remain in the high impedance state while PD\* will go to a logic 0. This will cause the VCO to decrease in frequency. When the leading edge of RRD\* occurs in the middle of the RCLK window, both PU and PD\* will remain in the high impedance state, indicating that no adjustment of the VCO frequency is required. By tying PU and PD\* together, an adjustment signal is created which will be forced low for a decrease in VCO frequency and forced high for an increase in VCO frequency. To speed up rise times and stabilize the output voltage, a resistor divider using R5, R6, and R7 (potentiometer) are used to adjust the tri-state level to approximately 1.4 y. This adjustment results in a worst case voltage swing of plus or minus lv, which is acceptable for the frequency control input of the VCO (Ul3). signal derived from the combination of PU and PD\* will eventually correct the VCO input to exactly the same frequency multiple as the RRD\* signal. The leading edge of the RRD\* signal will then occur in the exact center of the RCLK window, an ideal condition for the WD1791 internal recovery circuits. ### D. EXTERNAL DATA SEPARATION IN SINGLE DENSITY In single-density mode, there is a separate clock bit for every data bit. This is not true in double-density. Therefore, external logic is required to interface the WDl691 Floppy Support Logic to the WDl771 Floppy Disk Controller. The purpose of this logic is to separate the clock and data bits in the data stream into two signals. This is done using one inverter (U9) and two AND gates (U7). This logic is also enabled using DDEN\* and RRD\* to detect single-density mode, and activity on the data line. On the rising edge of RCLK, the data bit is being decoded, and on the falling edge the clock pulse is decoded. Two one-shots (sections of Ul2, 74LS123) are used to insure that the read and write data pulses are the necessary duration, from about 300 to 450 nsec. Also, the VFO enable signal to the WD1691 is held active when in single-density. ### FLOPPY DISK CONTROLLERS The WD1771 is a single-density ONLY floppy disk formatter/controller. A detailed description of this device is given in the Expansion Interface Service Manual. The WD1791 is an MOS LSI device which performs both the functions of a single and double-density floppy disk formatter/controller in a single chip. The 1791 is also used on the Model II FDC/Printer Interface board. The Model II Reference Manual contains a good presentation of the 1791 FDC chip as well as a discussion on write precompensation. Both controllers share a common data bus and control lines, therefore, they are switched using DDEN. The following RAM addresses are assigned to the internal registers of the 1771/1791 FDC chips. | RAM ADDRESS | FUNCTION | |-------------|-------------------------| | 37ECH | Command/Status Register | | 37EDH | Track Register | | 37EEH | Sector Register | | 37EFH | Data Register | | 7 | | | | | |----------|--|--|--|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | <b>*</b> | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | * | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### RADIO SHACK, A DIVISION OF TANDY CORPORATION U.S.A.: FORT WORTH, TEXAS 76102 CANADA: BARRIE, ONTARIO L4M 4W5 ### TANDY CORPORATION AUSTRALIA BELGIUM U. K. 280-316 VICTORIA ROAD RYDALMERE, N.S.W. 2116 PARC INDUSTRIEL DE NANINNE 5140 NANINNE BILSTON ROAD WEDNESBURY WEST MIDLANDS WS10 7JN