## VINETIC®

# Voice and Internet Enhanced Telephony Interface Concept

PEB 3324

PEB 3322

PEB 3332

PEB 3320

PEB 3314

PEB 3394

PEB 3304

PEB 4264/-2

PEB 4364

PEB 4265/-2

**PEB 4365** 

PEB 4266

PEB 4262

PEB 4268

## Wireline Communications



ABM®, ACE®, AOP®, ARCOFI®, ASM®, ASP®, DigiTape®, DuSLIC®, EPIC®, ELIC®, FALC®, GEMINAX®, IDEC®, INCA®, IOM®, IPAT®-2, ISAC®, ITAC®, IWE®, IWORX®, MUSAC®, MuSLIC®, OCTAT®, OptiPort®, POTSWIRE®, QUAT®, QuadFALC®, SCOUT®, SICAT®, SICOFI®, SIDEC®, SLICOFI®, SMINT®, SOCRATES®, VINETIC®, 10BaseV®, 10BaseVX® are registered trademarks of Infineon Technologies AG. 10BaseS™, EasyPort™, VDSLite™ are trademarks of Infineon Technologies AG. Microsoft® is a registered trademark of Microsoft Corporation. Linux® is a registered trademark of Linux Torvalds.

The information in this document is subject to change without notice.

#### Edition 2004-05-11

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany
© Infineon Technologies AG 5/14/04.

All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

| <b>Preliminary Product Overview</b> |
|-------------------------------------|
|-------------------------------------|

| Revision History: | 2004-05-11 | Rev. 2.0 |
|-------------------|------------|----------|

| Page | Subjects (major changes since last revision) |
|------|----------------------------------------------|
|      | VINETIC-2CPE added                           |
|      | Featurelist updated                          |
|      |                                              |



#### **Preface**

This Preliminary Product Overview describes the Voice and Internet Enhanced Telephony Interface Concept (VINETIC®) chip set family. For more VINETIC® related documents, please see our webpage at http://www.infineon.com/vinetic.

To simplify matters, the following synonyms are used:

VINETIC®-x: Synonym\_used for all codec versions VINETIC®-4VIP, VINETIC®-2VIP,

VINETIC®-2CPE, VINETIC®-4C, VINETIC®-4M, VINETIC®-4S,

VINETIC®-8S and VINETIC®-8M.

VINETIC®-4x: Synonym used for 4-channel versions of the VINETIC® family. To

simplify matters only the 4-channel versions are depicted in this

document in most cases.

SLIC: Synonym used for all SLIC versions SLIC-S/-S2, TSLIC-S, SLIC-E/-E2,

TSLIC-E, SLIC-P, SLIC-LCP and SLIC-DC.

Attention: The TSLIC-S (PEB 4364) and TSLIC-E (PEB 4365) chips are dual channel versions of the SLIC-S (PEB 4264) and SLIC-E (PEB 4265) with identical technical specifications for each channel. Therefore whenever SLIC-S or SLIC-E are mentioned in the specification, also TSLIC-S and TSLIC-E can be deployed.

#### **Organization of this Document**

This Preliminary Product Overview is divided into 11 chapters. It is organized as follows:

- Chapter 1, Family Overview
  - A general description of the chip set, the key features, and some typical applications.
- Chapter 2, VINETIC® Host Interface Description
  Connection information including the different interface types.
- Chapter 3, Codec/SLIC Features (BORSCHT Functions)
  The main functions of the chip set are presented with functional block diagrams.
- Chapter 6, Operating Modes

A brief description of the operating modes and the integrated test and diagnostic functions.

- Chapter 4, Signalprocessing Capabilities of the VINETIC<sup>®</sup>
   A short overview of DSP performance necessary for different algorithms.
- Chapter 5, Programming of the VINETIC<sup>®</sup>
   A general description of the VINETIC<sup>®</sup>-x command structure.
- Chapter 7, Firmware Architecture
   A general description of the VINETIC®-x software system



#### Chapter 8, Electrical Characteristics

Parameters, symbols, and limit values are provided for the chip set.

#### • Chapter 9, Application Circuits

External components are identified. Illustrations of balanced ringing, unbalanced ringing, and protection circuits are included.

#### Chapter 10, Package Outlines

Illustrations and dimensions of the package outlines.

#### Chapter 11, Terminology

List of abbreviations and descriptions of symbols.

Chapter 12, Index

Attention: This document is a pre release version of the VINETIC® product overview.

#### **Related Documentation**

in preparation



| Table of                                                      | Contents                                                                                                                                                                                                                                                                                        | Page                       |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 1<br>1.1<br>1.2<br>1.3<br>1.4<br>1.5<br>1.6<br>1.7            | Family Overview Pin Diagram VINETIC®-4x P-LQFP-176-2 Pin Diagram P-LBGA-176-3 Pin Diagram PG-LBGA-144 Pin Diagram (4-channel devices) PG-LBGA-144 Pin Diagram (2-channel devices) Logic Symbol VINETIC®-4x Typical Applications                                                                 | 17<br>17<br>18<br>19<br>20 |
| <b>2</b><br>2.1                                               | VINETIC® Host Interface Description                                                                                                                                                                                                                                                             |                            |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3                         | Codec/SLIC Features (BORSCHT Functions)  BORSCHT functions  Advanced Integrated Test and Diagnostic Functions (AITDF)  Introduction  VINETIC® Line Testing  Board and Production Testing                                                                                                        | 28<br>29<br>29             |
| 4                                                             | Signalprocessing Capabilities of the VINETIC®                                                                                                                                                                                                                                                   | 31                         |
| 5<br>5.1<br>5.2<br>5.3<br>5.4<br>5.4.1<br>5.4.2<br>5.5<br>5.6 | Programming of the VINETIC®  Command/Data Structure in Downstream Direction  Command/Data Structure in Upstream Direction  First Command Word  Second Command Word  Second Command Word in Case of SOP, COP and IOP  Second Command Word in Case of EOP, EVT and VOP  Data Words  Data Handling | 33<br>35<br>36<br>36<br>37 |
| <b>6</b><br>6.1<br>6.2                                        | Operating Modes                                                                                                                                                                                                                                                                                 | 39                         |
| 7<br>7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6                   | Firmware Architecture  Module Concept  PCM-Interface Module  Analog-Line-Module ALM  Signaling Module  Coder Module  Test Features                                                                                                                                                              | 42<br>44<br>45<br>46       |
| <b>8</b><br>8.1                                               | Electrical Characteristics                                                                                                                                                                                                                                                                      |                            |





| Table o                                                  | f Contents                                                                                                                                                                                                                              | Page                             |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 8.1.1<br>8.1.2<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7 | Power Consumption VINETIC®  Power-Up Sequence VINETIC®  Operating Range SLIC-S/-S2  Operating Range SLIC-E/-E2  Operating Range SLIC-P  Operating Range SLIC-DC  Operating Range SLIC-LCP  AC Transmission VINETIC®  DC Characteristics | 55<br>57<br>58<br>59<br>60<br>61 |
| 9<br>9.1<br>9.1.1<br>9.1.2<br>9.1.3<br>9.2               | Application Circuits Internal Ringing (Balanced/Unbalanced) Application Circuits for Internal Ringing Bill of Materials Application Circuits for Internal Ringing with DC/DC External Ringing                                           | 65<br>65<br>68                   |
| 10                                                       | Package Outlines                                                                                                                                                                                                                        | 73                               |
| 11                                                       | Terminology                                                                                                                                                                                                                             | 81                               |
| 12                                                       | Index                                                                                                                                                                                                                                   | 84                               |





| List of Figu | ires                                                                              | Page |
|--------------|-----------------------------------------------------------------------------------|------|
| Figure 1     | Block Diagram VINETIC®-4x                                                         | 16   |
| Figure 2     | P-LQFP-176-2 Pin Diagram                                                          |      |
| Figure 3     | P-LBGA-176-3 Pin Diagram                                                          | 18   |
| Figure 4     | Logic Symbol VINETIC®-4x                                                          | 21   |
| Figure 5     | Residential Gateway / ATA / VoIP Router                                           | 22   |
| Figure 6     | IAD serving POTS and ISDN (European Version)                                      | 23   |
| Figure 7     | Cable Modem / Settop Box / SMTA / EMTA                                            | 24   |
| Figure 8     | Next Generation Access Network Linecard                                           | 25   |
| Figure 9     | Module Concept                                                                    | 42   |
| Figure 10    | PCM-Interface Module                                                              | 44   |
| Figure 11    | Analog-Line-Module ALM                                                            | 45   |
| Figure 12    | Signaling Module                                                                  | 46   |
| Figure 13    | Coder Channel Module                                                              | 50   |
| Figure 14    | Application Circuit Internal Ringing (balanced) for SLIC-E/-S                     | 65   |
| Figure 15    | Application Circuit Internal Ringing (balanced) for TSLIC-E/-S                    | 66   |
| Figure 16    | Application Circuit Internal Ringing (bal. & unbal.) for SLIC-P                   | 67   |
| Figure 17    | Application Circuit Internal Ringing with DC/DC                                   |      |
| Figure 18    | Application Circuit External Ringing for SLIC-LCP                                 | 72   |
| Figure 19    | SLIC-S/-S2, SLIC-E/-E2, SLIC-P (PEB 426x)                                         |      |
| Figure 20    | SLIC-S/-S2, SLIC-E/-E2, SLIC-P (PEB426x), SLIC-LCP (PEB 426x)                     |      |
| Figure 21    | TSLIC-S (PEB 4364), TSLIC-E (PEB 4365)                                            |      |
| Figure 22    | SLIC-DC (PEB 4268)                                                                |      |
| Figure 23    | SLIC-DC (PEB 4268)                                                                | 77   |
| Figure 24    | VINETIC <sup>®</sup> -4x (PEB33x4HL), VINETIC <sup>®</sup> -2VIP (PEB 3322HL) and |      |
|              | VINETIC®-0 (PEB3320HL)                                                            | 78   |
| Figure 25    | VINETIC®-4x (PEB33x4E), VINETIC®-2VIP (PEB 3322E) and                             |      |
|              | VINETIC®-0 (PEB3320E)                                                             | 79   |
| Figure 26    | VINETIC®-2CPE (PEB 3332), VINETIC®-4M (PEB 3314),                                 |      |
|              | VINETIC®-4C (PEB 3394), VINETIC®-4S(PEB 3304)                                     | 80   |





| List of Table | s                                                         | Page |
|---------------|-----------------------------------------------------------|------|
| Table 1       | VINETIC®-x Versions                                       | 12   |
| Table 2       | SLIC Versions                                             | 12   |
| Table 3       | VINETIC® Features                                         |      |
| Table 4       | Provided Algorithms for VINETIC®                          | 31   |
| Table 5       | Operating Range VINETIC®                                  | 52   |
| Table 6       | Power Consumption VINETIC®                                | 54   |
| Table 7       | Power-Up Sequence VINETIC®                                | 55   |
| Table 8       | Operating Range SLIC-S/-S2                                |      |
| Table 9       | Operating Range SLIC-E/-E2                                |      |
| Table 10      | Operating Range SLIC-P                                    |      |
| Table 11      | Operating Range SLIC-DC                                   |      |
| Table 12      | Operating Range SLIC-LCP                                  |      |
| Table 13      | AC Transmission                                           |      |
| Table 14      | DC Characteristics                                        | 63   |
| Table 15      | External Components in Application Circuit for 4 Channels | 68   |
| Table 16      | Components for SLIC-DC Application Circuit                |      |
| Table 17      | External Components                                       |      |



## 1 Family Overview

The VINETIC® is a family of devices for analog telephone line provision. VINETIC® devices are available in different granularity (0, 2, 4 and 8 analog voice channels) and also with different levels of DSP performance (VIP, CPE, M, C, S). The seamless connection to a broad range of SLICs provides the most effective solution for a wide range of applications, from high density CO/DLC/PBX linecards to low-cost CPE applications. Significant boardspace reduction can be achieved through the integrated DSP for voice processing and packetization.

The VINETIC® provides system solutions for the following applications:

- · Access Network:
  - Central Office TDM
  - Digital Loop Carrier TDM, VoATM, VoIP
  - FTTH TDM, VoATM, VoIP
  - WLL TDM, VoIP
- PBX:
  - Analog Linecard TDM, VoIP
- Customer Premises Equipment:
  - Residential Gateway / Home Gateway / Internet Telephony Gateway (ITG) VoIP
  - Integrated Access Device (IAD) VoIP, VoATM
  - Cable Modems / Media Terminal Adapter (MTA) VolP
  - Analog Telephony Adapter (ATA) VolP

To cover these applications, the VINETIC® devices are pin- and software-compatible, allowing the maximum flexibility while offering the optimized feature set per application.



## **Voice and Internet Enhanced Telephony Interface Concept VINETIC®**

#### **Executive Summary**

The VINETIC® family integrates the DSP and RAM for voice processing into the codec/SLIC chip set, thereby offering a unique set of features for voice over packet:

- Cost and Boardspace Reduction codec, DSP and RAM are integrated into one small package providing significant cost and boardspace advantages.
- Scalability VINETIC® supports each voice channel with the necessary amount of DSP performance due to the encapsulation of codec and DSP.
- Flexibility the VINETIC® family offers 2 to 8 analog ports and various level of DSP performance, while remaining pin- and software-compatible.
- World-Wide-Usage The VINETIC<sup>®</sup> can be adapted to different country requirements without a hardware change (AC and DC path, ringing, metering, etc. are programmable).
- Future Proof the integrated RAM for downloading advanced codecs or Infineon DSP software guarantees that for future remote updates the system will remain state-of-the-art technology.
- Designed for Voice over Packet (VoIP, VoDSL, Cable, VoATM)







| Туре                               | Package                     |
|------------------------------------|-----------------------------|
| PEB 3324, PEB 3322, PEB 3332,      | P-LQFP-176-2, P-LBGA-176-3, |
| PEB 3320, PEB 3314, PEB 3394,      | PG-LBGA-144                 |
| PEB 3304                           |                             |
| PEB 4364, PEB 4365                 | P-DSO-36-15                 |
| PEB 4264/-2, PEB 4265/-2, PEB 4266 | P-DSO-20-5, P-VQFN-48-4     |
| PEF 4268                           | P-DSO-24-1, -3, P-TQFP-48-1 |



Table 1 VINETIC®-x Versions

| Chip Set <sup>1)</sup>                                               | VINETIC®-<br>4VIP | VINETIC®-<br>2VIP | VINETIC®-<br>2CPE | VINETIC®-<br>0  | VINETIC®-<br>4M/-8M   | VINETIC®-<br>4C  | VINETIC®-<br>4S/-8S   |
|----------------------------------------------------------------------|-------------------|-------------------|-------------------|-----------------|-----------------------|------------------|-----------------------|
| Product ID                                                           | PEB 3324          | PEB 3322          | PEB 3332          | PEB 3320        | PEB 3314/<br>PEB 3318 | PEB 3394         | PEB 3304/<br>PEB 3308 |
| Analog Channels                                                      | 4                 | 2                 | 2                 | 0               | 4/8                   | 4                | 4/8                   |
| Echo Cancellation (G.165, G.168)                                     | up to<br>128 ms   | up to<br>128 ms   | up to<br>16 ms    | up to<br>128 ms | up to 16 ms           | up to 16 ms      | No                    |
| ADPCM (G.726)                                                        | Yes               | Yes               | Yes               | Yes             | Yes                   | Yes              | No                    |
| Complex Voice Codecs (G.723, G.728, G.729) <sup>2)</sup>             | Yes               | Yes               | Yes               | Yes             | No                    | No               | No                    |
| Fax Relay T.38                                                       | Yes               | Yes               | Yes               | Yes             | No                    | No               | No                    |
| Signal processing functions <sup>3)</sup>                            | Yes               | Yes               | Yes               | Yes             | Yes                   | Yes              | No                    |
| AAL2, RTP packetization,<br>Jitter Buffer                            | Yes               | Yes               | RTP only          | Yes             | Yes                   | No               | No                    |
| Integrated Code RAM for Firmware Download                            | Yes               | Yes               | Yes               | Yes             | Yes                   | No <sup>6)</sup> | No <sup>´6)</sup>     |
| Line testing AITDF <sup>4)</sup>                                     | Yes               | Yes               | GR909 only        | Yes             | Yes                   | Yes              | Yes                   |
| World wide programmability of analog BORSCHT <sup>5)</sup> functions | Yes               | Yes               | Yes               | _               | Yes                   | Yes              | Yes                   |

<sup>1)</sup> All 4-, 2- and 0-channel devices are pin- and software compatible, except the VINETIC-2CPE that is optimized for CPE market; for 8-channel codecs contact local sales.

### Table 2 SLIC Versions<sup>1)</sup>

| Marketing<br>Name        | SLIC-S              | TSLIC-S             | SLIC-S2                      | SLIC-E              | TSLIC-E             | SLIC-E2                      | SLIC-P                                | SLIC-LCP                                                | SLIC-DC                                  |
|--------------------------|---------------------|---------------------|------------------------------|---------------------|---------------------|------------------------------|---------------------------------------|---------------------------------------------------------|------------------------------------------|
| Product ID               | PEB 4264            | PEB 4364            | PEB 4264<br>-2 <sup>2)</sup> | PEB 4265            | PEB 4365            | PEB 4265<br>-2 <sup>3)</sup> | PEB 4266                              | PEB 4262                                                | PEB 4268                                 |
| Channels                 | 1                   | 2                   | 1                            | 1                   | 2                   | 1                            | 1                                     | 1                                                       | 1                                        |
| Internal<br>Ringing      | 45 Vrms<br>balanced | 45 Vrms<br>balanced | 45 Vrms<br>balanced          | 85 Vrms<br>balanced | 85 Vrms<br>balanced | 85 Vrms<br>balanced          | 85 Vrms<br>bal.,<br>50 Vrms<br>unbal. | external<br>ringing                                     | DC/DC<br>generator<br>included<br>60Vrms |
| Longitudinal<br>Balance  | 53 dB               | 53 dB               | 60 dB                        | 53 dB               | 53 dB               | 60 dB                        | 53 dB                                 | 60dB with<br>adaption<br>to external<br>compon-<br>ents | 48 dB                                    |
| Maximum<br>DC feeding    | 32 mA               | 32 mA               | 50 mA                        | 32 mA               | 32 mA               | 50 mA                        | 32 mA                                 | 50 mA                                                   | 32 mA                                    |
| Neg. Battery<br>Voltages | 2                   | 2                   | 2                            | 2                   | 2                   | 2                            | 2/3                                   | 2                                                       | 0                                        |

<sup>2)</sup> Patent indemnification available.

e.g. DTMF generation and detection, Caller ID (CLIP) generation (FSK), Universal Tone Detection (UTD), Answering Tone Detection (ATD), Caller-ID detection, Universal Tone Generator (covering Japanese Tones), Call Progress Tone detector.

<sup>4)</sup> Advanced Integrated Test and Diagnosis Functions.

<sup>5)</sup> Battery feed, Ringing, Signaling (supervision), Coding, Hybrid for 2/4-wire conversion, Testing, Hook thresholds, Teletax metering.

<sup>6)</sup> Versions up to v1.4 provide also RAM for firmware download



## Table 2 SLIC Versions<sup>1)</sup> (cont'd)

| Add. positive<br>Voltages | 1     | 1     | 1     | 1     | 1     | 1     | 0     | 0     | 1<br>(unreg.<br>12-35V) |
|---------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------|
| Technology                | 90 V  | 90 V  | 90 V  | 170 V | 170 V | 170 V | 170 V | 170 V | 170 V                   |
|                           | Smart                   |
|                           | Power                   |

For broadband SLICs for the Infineon ADSL combo solution (Integrated Voice and Data IVD - GEMINAX-S PEB 4561 and GEMINAX-S MAX PEF 55801), please contact local sales.

#### Table 3 VINETIC® Features

|      | 2   |    | _  | _  | _  | VINETIC® Factures             |
|------|-----|----|----|----|----|-------------------------------|
| -VIP | -2  | -M | -0 | -5 | -0 | VINETIC <sup>®</sup> Features |
|      | CDE |    |    |    |    |                               |
|      | CPE |    |    |    |    |                               |

#### **Common Features**

| 2/4 | 2 | 4/8 | 4 | 4/8 | 0 | umber of fully programmable codecs with enhanced signal processing capabilities <sup>1)</sup>                                                                   |  |  |  |  |  |  |
|-----|---|-----|---|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| •   |   | •   | • | •   | • | Pin-compatible and software compatible                                                                                                                          |  |  |  |  |  |  |
| •   | • | •   | • | •   |   | Glueless interface to Infineon SLICs family: SLIC-S/-S2, TSLIC-S, SLIC-E/-E2, TSLIC-E and SLIC-P, SLIC-LCP and SLIC-DC <sup>2)</sup> , GEMINAX-S, GEMINAX-S MAX |  |  |  |  |  |  |

#### **Integrated DSP Features**

|   | • | • |   |   |   | Integrated DSP  — with RAM for VoIP/VoDSL/VoATM and software download capability <sup>3)</sup>                     |
|---|---|---|---|---|---|--------------------------------------------------------------------------------------------------------------------|
| • | • |   |   |   |   | for enhanced signal processing                                                                                     |
|   |   | _ | _ |   | _ |                                                                                                                    |
| • | • | • |   |   | • | RTP packetization & jitter buffer (adaptive and fixed; 200ms)                                                      |
| • | • | • |   |   | • | RTCP support                                                                                                       |
| • |   | • |   |   | • | AAL2 cell generation & jitter buffer (adaptive and fixed; 200ms)                                                   |
| • |   | • |   |   | • | Compatible with ITU-T I.366.2                                                                                      |
| • | • | • |   |   | • | Compatible with RFC 1889 specification                                                                             |
| • | • | • |   |   | • | Compatible with Packet Cable specification                                                                         |
| • |   | • |   |   | • | PacketOverPCM functionality                                                                                        |
| • | • | • | • | • | • | Integrated DTMF generator                                                                                          |
| • | • | • | • |   | • | Integrated DTMF decoder                                                                                            |
| • | • | • | • |   | • | Integrated Caller ID (FSK) generator, according to Bellcore 202 and V.23                                           |
| • | • | • | • |   | • | Integrated Caller ID (FSK) detector, according to Bellcore 202 and V.23                                            |
| • | • | • | • |   | • | Integrated fax/modem detection by Universal Tone Detection unit (UTD), In-band tone detection                      |
| • | • | • | • |   | • | Integrated Universal Tone Generator (UTG) including holwer tone and japanese tone generation                       |
| • | • | • | • |   | • | Call Progress Tone (CPT) Detector                                                                                  |
| • |   | • | • | • |   | Optimized filter structure for modem transmission, enhanced modem performance for improvement of V.90 transmission |

<sup>2)</sup> Chip marked as PEB 4264

<sup>3)</sup> Chip marked as PEB 4265



## Table 3 VINETIC® Features (cont'd)

| -VIP | -2<br>CPE | -M | -C | -S | -0 | VINETIC <sup>®</sup> Features                                                                                                                |
|------|-----------|----|----|----|----|----------------------------------------------------------------------------------------------------------------------------------------------|
| •    | •         | •  | •  |    | •  | Multi-party conferencing                                                                                                                     |
| •    | •         | •  |    |    | •  | 3-Party conferencing via packet network                                                                                                      |
| •    | •         | •  | •  | •  | •  | G.711                                                                                                                                        |
| •    | •         | •  |    |    | •  | G.711 Annex I (Packet Loss Concealment), G.711 Annex II (VAD + CNG)                                                                          |
| •    | •         | •  | •  |    | •  | G.726 ADPCM                                                                                                                                  |
| •    | •         |    |    |    | •  | G.729 A, B                                                                                                                                   |
| •    | •         |    |    |    | •  | G.723.1                                                                                                                                      |
| •    | •         |    |    |    | •  | G.728, G.728 Annex I (Packet Loss Concealment)                                                                                               |
| •    | •         |    |    |    | •  | G.729 E                                                                                                                                      |
| •    | •         |    |    |    | •  | iLBC <sup>4)</sup>                                                                                                                           |
| •    | •         | •  |    |    | •  | Voice Activity Detection (VAD)                                                                                                               |
| •    | •         | •  |    |    | •  | Comfort Noise Generation (CNG)                                                                                                               |
| •    | •         | •  | •  |    | •  | Algorithms for Line Echo Cancellation exceeding G.165, G.168, G.168-2000, G.168-2002:  – up to 128 ms tail length  – up to 16 ms tail length |
| •    | •         | •  |    |    | •  | Voice Play Out (reordering, fixed and adaptive jitter buffer, clock synchronization)                                                         |
| •    | •         |    |    |    | •  | T.38 Fax Relay Support including all required datapump algorithms V.17, V.21, V.27ter, V.29                                                  |
| •    | •         |    |    |    | •  | Text phone support V.18                                                                                                                      |

#### Codec/SLIC Features

| • | • | • | • | • | Worldwide programmability for AC and DC parameters                                                                                                                                           |
|---|---|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | • | • | • | • | Specification in accordance with ITU-T Recommendation Q.552 for interface Z                                                                                                                  |
| • |   | • | • | • | Specification in accordance with ITU-T Recommendation G.712, and applicable LSSGR(GR-506/507 etc.), GR-57, EIA/TIA-464 and other applicable worldwide standards.                             |
| • | • | • | • | • | Integrated balanced/unbalanced ringing capability fully software programmable up to 85 Vrms ringing voltage, Crest-factor selection between 1.2 and 1.6, frequency range between 15 and 75Hz |
| • |   | • | • | • | External ringing support                                                                                                                                                                     |
| • |   | • | • | • | Programmable 12/16 kHz teletax generation (metering) and integrated notch filtering                                                                                                          |
| • | • | • | • | • | Programmable battery feeding with capability for driving longer loops                                                                                                                        |
| • | • | • | • | • | Ground/loop start signaling                                                                                                                                                                  |
| • |   | • | • | • | Ground key detection                                                                                                                                                                         |
| • | • | • | • | • | Polarity reversal                                                                                                                                                                            |
| • | • | • | • | • | Message Waiting Indication                                                                                                                                                                   |
| • | • | • | • | • | Automatic modes for POTS signaling and Power Management                                                                                                                                      |
| • | • | • | • | • | Advanced Integrated Test and Diagnostic Functions (AITDF) for local loop monitoring (including GR-909) and board production test capabilities.                                               |
| • | • | • | • | • | On-hook transmission                                                                                                                                                                         |



## Table 3 VINETIC® Features (cont'd)

| -VIP | -2<br>CPE | -M | -Ç | -S | -0 | VINETIC <sup>®</sup> Features                                                               |
|------|-----------|----|----|----|----|---------------------------------------------------------------------------------------------|
| •    | •         | •  | •  | •  |    | Power optimized architecture with power management capability (integrated battery switches) |
| •    |           | •  | •  | •  | •  | Part of ADSL IVD and IPVD solution                                                          |
| •    | •         | •  | •  | •  |    | Direct connection of Clare Litelink III device                                              |

#### Interface Features

| • | • | • | • | • | • | PCM/μC interface selectable                                         |  |  |  |  |  |
|---|---|---|---|---|---|---------------------------------------------------------------------|--|--|--|--|--|
| 2 | 1 | 2 | 2 | 2 | 2 | M interface (number of highways)                                    |  |  |  |  |  |
| • | • | • | • | • | • | allel Host interface: Intel/Motorola compatible                     |  |  |  |  |  |
| • | • | • | • | • | • | Serial control interface, SCI (Infineon) compatible, SPI compatible |  |  |  |  |  |
| • | • | • | • | • |   | SLIC interface compatible with DuSLIC® SLICs                        |  |  |  |  |  |
| • | • | • | • | • | • | JTAG interface for boundary scan                                    |  |  |  |  |  |

#### Available Packages<sup>5)</sup>

| • | • | •           | •   | •   | • | P-LQFP-176  |
|---|---|-------------|-----|-----|---|-------------|
| • | • | •           | •   | •   | • | P-LBGA-176  |
|   | • | <b>●</b> 6) | ●)6 | ●)6 |   | PG-LBGA-144 |

#### **Additional Features**

| • | • | • | • | • | • | SW compatible between different VINETIC devices |
|---|---|---|---|---|---|-------------------------------------------------|
| • |   | • | • | • | • | HW compatible between different VINETIC devices |
| • | • | • | • | • | • | Driver and API for Linux and VxWorks            |

<sup>1) 8-</sup>channel devices in preparation

<sup>2)</sup> In preparation.

<sup>3)</sup> All VINETIC® devices up to version v1.4 include RAM for download

<sup>4)</sup> in preparation

<sup>5)</sup> Green Packages in preparation, contact local sales for details

<sup>6)</sup> only available for production from v2.1 onwards





Figure 1 Block Diagram VINETIC®-4x

Figure 1 shows the typical block diagram of a VINETIC® 4-channel device.



### 1.1 Pin Diagram VINETIC®-4x

#### 1.2 P-LQFP-176-2 Pin Diagram



Figure 2 P-LQFP-176-2 Pin Diagram



#### 1.3 P-LBGA-176-3 Pin Diagram



Figure 3 P-LBGA-176-3 Pin Diagram



#### 1.4 PG-LBGA-144 Pin Diagram (4-channel devices)





#### 1.5 PG-LBGA-144 Pin Diagram (2-channel devices)





## 1.6 Logic Symbol VINETIC®-4x



Figure 4 Logic Symbol VINETIC®-4x



#### 1.7 Typical Applications

The following applications are only a small part of the numerous possibilities when using the VINETIC® chip set:



Figure 5 Residential Gateway / ATA / VoIP Router

**Figure 5** shows a residential gateway that allows to extend the home network by introducing VoIP and a wireless data connection to it. The existing Ethernet connection is terminated by a network processor that enables additional functionality like firewalling, routing, and other data services as well as the voice call control. To keep the network as optimized as possible, the VINETIC®-2CPE for two voice channels or the VINETIC®-4VIP for four channels takes care of all the functionality that is voice related. All jitter buffering, RTP packetization, tone generation and detection including event handling and voice processing (compression G.72x, T.38 fax relay modem modulations, line echo cancellation) is handled within the DSP of the VINETIC®. No external memory or other components is needed. All the analog functionality is covered at the same time, including ringing, feeding, line testing, and supervision. The number of POTS lines can easily be increased by adding more VINETIC® devices if desired.

For an FXO operation to connect to the PSTN network, the VINETIC<sup>®</sup> devices allow direct connection to DAAs and provide all necessary signal processing functionality like Caller-ID detection.





Figure 6 IAD serving POTS and ISDN (European Version)

**Figure 6** shows an highly integrated G.SHDSL Integrated Access Device (IAD). The application consists of four major blocks: the SHDSL-transceiver, the network controller, the ISDN S-transceiver (the ISAC-SX devices are an option for european IADs), and the POTS part including voice processing (VINETIC®).

Analog signals from the POTS telephones are terminated within the VINETIC<sup>®</sup> chip set and then digitized. In a next step these signals are packetized and sent via tha microprocessor interfaces to the host controller. All necessary fucntions for AAL2 or RTP packetization including jitter buffer and compression are executed within the VINETIC<sup>®</sup>.

Additionally voice and tone processing like DTMF, CLIP and line echo cancellation (LEC) is also performed within the  $VINETIC^{\circledR}$  chip set.

When using the optional ISDN transceivers it is also possible to apply the LEC and compression features of the VINETIC<sup>®</sup> chip set to the ISDN channels. Voice from the ISAC-SX is transferred via PCM to the DSP of the VINETIC<sup>®</sup>, where the voice processing is performed. The VINETIC<sup>®</sup> is able to handle both voice compression (G.723.1, G.728 or G.729) and Near End LEC for up to 4 channels simultaneously or G.726 and LEC for up to 8 channels. In the application above all voice channels could be operated with ADPCM compression and line echo cancellation with a single VINETIC<sup>®</sup> chip set without external memory.





Figure 7 Cable Modem / Settop Box / SMTA / EMTA

The VINETIC<sup>®</sup> chip set fulfills all requirements for packetized voice over cable (see **Figure 7**). The voice data is transferred in RTP packets, allowing the network processor an easy packetization for transmitting it via VoIP over the cable network. The VINETIC<sup>®</sup> system is conform to PacketCable specification.

Fax-relay T.38 is also supported by the VINETIC® chip set. No additional DSP for voice processing or fax termination is needed in the system.





Figure 8 Next Generation Access Network Linecard

Next generation Access Networks / DLCs are using ATM or IP networks to transmit data and voice. VINETIC<sup>®</sup> is highly scalable and allows to install as many codecs in parallel as required by the linecard design. The integrated line testing, ring generation and small footprint SLIC chips makes VINETIC<sup>®</sup> an optimum fit for these high density applications. Both RTP and AAL2 are supported by VINETIC<sup>®</sup> enabling the network processor to have either an IP or an ATM backbone.



#### **VINETIC®** Host Interface Description

## 2 VINETIC® Host Interface Description

The host interface of the VINETIC<sup>®</sup> is operated by a programmable host interface controller (PHI) which allows a flexible and easy adaption to various interface types. For programming the VINETIC<sup>®</sup> and performing data/packet transfer from/to VINETIC<sup>®</sup> a parallel interface or a serial microcontroller interface can be used. Additionally VINETIC<sup>®</sup> has an interface to PCM data.

#### VINETIC® 8/16-Bit Parallel Interfaces

The parallel interface can be operated in Intel 8/16-bit mode (multiplexed/demultiplexed) or in 8/16-bit Motorola mode.

Note: VINETIC<sup>®</sup>-2CPE and VINETIC<sup>®</sup> devices with PG-LBGA-144 package only support 8-bit interfaces

#### VINETIC® Serial Interfaces

The VINETIC<sup>®</sup> serial microcontroller interface ( $\mu$ C interface = SCI) is compatible with Motorola SPI and is electrically compatible with DuSLIC<sup>®</sup>. The PCM interface has 2 PCM highways and can be operated together with the serial  $\mu$ C interface or the parallel interface.

Note: VINETIC®-2CPE only supports one PCM interface

## 2.1 VINETIC® Host Interface Configurations

The VINETIC® host interface can be set into one of the following modes:

- 8-bit INTEL multiplexed mode + PCM interface (2 PCM highways)
- 8-bit INTEL demultiplexed mode + PCM interface (2 PCM highways)
- 16-bit INTEL multiplexed mode + PCM interface (2 PCM highways)
- 16-bit INTEL demultiplexed mode + PCM interface (2 PCM highways)
- 8-bit MOTOROLA mode + PCM interface (2 PCM highways)
- 16-bit MOTOROLA mode + PCM interface (2 PCM highways)
- VINETIC<sup>®</sup> serial μC interface (compatible with Motorola SPI and DuSLIC<sup>®</sup>) + PCM interface (2 PCM highways)

Note: VINETIC®-2CPE only supports 8-bit and serial interfaces with only one PCM highway

Note: VINETIC® devices with PG-LBGA-144 package only support 8-bit interfaces

Data transfers to and from the  $VINETIC^{\circledR}$  are either performed via a mailbox system and via the controller interface, or via PacketOverPCM.

The VINETIC® supports the widely used microcontrollers: e.g. ADM 5120, MPC850, MPC860, MPC8260, C165UTAH, ARM and MIPS based processors, etc.



## **VINETIC®** Host Interface Description

All parallel and serial interfaces (host interfaces) use the same (multiplexed) pins. The desired interface type is selected by means of pin strapping.



#### **Codec/SLIC Features (BORSCHT Functions)**

## 3 Codec/SLIC Features (BORSCHT Functions)

#### 3.1 BORSCHT functions

#### Battery Feed

The DC battery feed for the subscriber equipment has to be adapted to different applications and country specific requirements. With the VINETIC® chip set, the feed characteristic is programmable in a wide range without any hardware change.

#### • Overvoltage Protection

Overvoltage protection is indispensable to prevent damage to the line circuit if the system is exposed to high voltages that can result from power lines crossing or lightning strikes.

The robust high voltage SLIC technology together with low cost external protection components, form a reliable overvoltage protection solution for the SLIC against overvoltages from the Tip and Ring lines.

#### Ringing

The VINETIC<sup>®</sup> chip set integrates the ringing generator thus reducing the BOM by obsoleting the ring relay and ring generator. VINETIC<sup>®</sup> supports unbalanced and balanced ringing up to 85  $V_{\rm RMS}$ . With balanced ringing, the ringing voltage is applied differentially to the Tip and Ring lines. With unbalanced ringing, the ringing voltage is applied single-ended to either the Tip or Ring line. Balanced ringing is generated by SLIC-E/-E2 and SLIC-S, while SLIC-P can generate both balanced and unbalanced ringing. In addition the SLIC-DC integrates a DC/DC converter and simplifies CPE applications significantly while reducing BOM cost at the same time.

#### Signaling (Supervision)

VINETIC<sup>®</sup> detects off-hook in both non-ringing (hook switch detection) and ringing modes (ring trip detection). The thresholds for ring trip detection within VINETIC<sup>®</sup>-4x can be programmed without changes to external components.

#### Coding

VINETIC<sup>®</sup>-4x encodes an analog input signal to a digital PCM signal and decodes a PCM signal to an analog signal. Both A-law and μ-law coding is supported and can be selected via software.

Some members of the VINETIC® family also add ADPCM coding and low-bitrate vocoders

#### Hybrid for 2/4-wire Conversion

The subscriber equipment is connected to a 2-wire interface (Tip and Ring) where information is transmitted bidirectionally. For digital transmission through the switching (PSTN) network, the information must be split into separate transmit and receive paths (4 wires). To avoid generating echoes, the hybrid function requires a balanced network



#### **Codec/SLIC Features (BORSCHT Functions)**

matched to the line impedance. Hybrid balancing can be programmed in the VINETIC® device without any external components.

#### Testing

In conventional solutions, testing of local loop and linecard requires a remote test unit and test relays. VINETIC<sup>®</sup>, however, internally offers the possibility of accurate line and board testing, thus avoiding the need for external test unit and relays.

#### **Programmability**

One of the main advantages of VINETIC® is that all SLIC and codec functions are programmable through software. The configuration software VINETICOS can be used to program at each port indepenently the following functions:

- · DC (battery) feed characteristics
- AC impedance matching
- Transmit gain
- Receive gain
- Hybrid balance
- Frequency response in transmit and receive direction
- Ring frequency and amplitude, waveform (sinusoidal, trapezoidal, crest factor)
- Hook thresholds
- TTX modes

#### 3.2 Advanced Integrated Test and Diagnostic Functions (AITDF)

#### 3.2.1 Introduction

Subscriber loops are affected by a variety of failures and thus must be monitored. This requires access to the subscriber loop as well as specific test equipment. The tests involve measurements of resistance, capacitance, leakage, and any interfering currents and voltages. Traditionally up to 2 relays, and a test unit was necessary to perform such tests. VINETIC® integrates both the generation and detection of the test signals as well as the functionality of the relays.

## 3.2.2 VINETIC® Line Testing

The VINETIC® chip set uses its Advanced Integrated Test and Diagnostic Functions (AITDF) to perform all tests necessary for monitoring the local loop. The measurements can be accomplished not only on a channel specific basis, but also concurrently on all channels. This allows a strong reduction of the testing time compared to conventional test methods. Thus VINETIC® helps to increase quality of service and to reduce costs.

The VINETIC® line testing supports GR-909 line testing requirements.



#### **Codec/SLIC Features (BORSCHT Functions)**

#### **Line Test Capabilities**

The line test comprises the following functions:

Loop resistance measurement:

The DC loop resistance can be determined by supplying a constant DC voltage  $V_{TR,DC}$  to the Ring- and Tip line and measuring the DC loop current via the IT pin.

- Leakage current:
  - Leakage current Tip/Ring
  - Leakage current Tip/GND
  - Leakage current Ring/GND
- Ringer/Line capacitance:

Capacitance measurements can be performed by using the integrated ramp generator function. Loading a capacitor  $C_{Measure}$  with a constant voltage ramp results in a constant current which is proportional to  $C_{Measure}$ 

- Line capacitance Tip/GND
- Line capacitance Ring/GND
- Foreign voltage measurement:

Three analog input pins per voice channel can be used for direct and differential measurement of external voltages.

- Foreign voltage measurement Tip/GND
- Foreign voltage measurement Ring/GND
- Foreign voltage measurement Tip/Ring
- Supervision of Battery voltages
- Measurement of ringing voltage
- Measurement of line feed current
- Measurement of supply voltage V<sub>DD</sub> of the VINETIC<sup>®</sup>-4x
- Measurement of transversal- and longitudinal current.
- Noise Measurement

#### 3.2.3 Board and Production Testing

The VINETIC® chip set has a set of signal generators and features implemented to accomplish a variety of diagnostic functions that can be used in production tests. Various test loops and measurement features are completing this tool suite.



#### Signalprocessing Capabilities of the VINETIC®

## 4 Signalprocessing Capabilities of the VINETIC®

The VINETIC®-VIP, -M and -C versions are equiped with an EDSP module (Enhanced Digital Signal Processor module) to perform voice and tone processing functions. The maximum available signal processing capability of the EDSP is limited by the 128 MCycles/s and the internal RAM.

**Table 4** gives an overview on the performance demands of the different algorithms/ functions available and how many resources of them can be activated. As each FW version offers a different subset, a document is available that lists the available resources per firmware version. For further description of the functions refer to **Chapter 7** or the VINETIC<sup>®</sup> documentation available.

Table 4 Provided Algorithms for VINETIC®1)

| Algorithm/Function                                                                                                   | Module <sup>2)</sup> | MCycle/s             | max. # of<br>ressources<br>available <sup>3)</sup> |
|----------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------------------------------------|
| Operating System (Base load of internal control, Command Mailbox handling,)                                          |                      | typ. 15              | 1                                                  |
| DTMF Receiver                                                                                                        | Signaling            | 1.0                  | 4                                                  |
| Caller ID Transmission                                                                                               | Signaling            | 1.5                  | 4                                                  |
| Universal Tone Detection (UTD) / V.18                                                                                | Signaling            | 1.2                  | 4                                                  |
| ATD 2.1 kHz, Modem Tone Detection with Phaseshift (phase reversal, amplitude modulation) / DIS                       | Signaling            | 1.3                  | 4                                                  |
| DTMF generation <sup>4)</sup>                                                                                        | Signaling            | 1.8                  | 4                                                  |
| Near End Line Echo Cancellation (LEC),<br>G.165/G.168 (NLP included):<br>– LEC 8 ms<br>– LEC 16 ms                   | PCM, ALM,<br>Coder   | 4.4<br>5.4           | 4                                                  |
| Far End Line Echo Cancellation, G.168 (NLP incl.):  - LEC 32 ms  - LEC 64 ms  - LEC 128 ms                           | PCM, ALM,<br>Coder   | 11.0<br>17.0<br>29.0 | 4                                                  |
| G.711 (block based [5,5ms]): G.711, G.711 Annex I (BFI), G.711 Annex II (VAD, CNG), jitter buffer, protocol handling | Coder                | 5.0 <sup>5)</sup>    | 8                                                  |
| G.711 (sample based)                                                                                                 | PCM                  | 0.6                  | 16                                                 |



#### Signalprocessing Capabilities of the VINETIC®

Table 4 Provided Algorithms for VINETIC<sup>®1)</sup> (cont'd)

| Algorithm/Function                                                                    | Module <sup>2)</sup> | MCycle/s           | max. # of ressources available <sup>3)</sup> |
|---------------------------------------------------------------------------------------|----------------------|--------------------|----------------------------------------------|
| G.711 Annex I (BFM)                                                                   | Coder                | 0.6                | 8                                            |
| G.711 Annex II (VAD + CNG)                                                            | Coder                | 0.7                | 8                                            |
| G.726 for Coder Module (block based [11ms]) G.726 for PCM Module (sample based)       | Coder                | 11.4 <sup>5)</sup> | 8                                            |
|                                                                                       | PCM                  | 5.5                |                                              |
| G.723.1 (packet size 30 ms)                                                           | Coder                | 12.4 <sup>5)</sup> | 4                                            |
| G.729 A, B (packet size 10, 20 ms)                                                    | Coder                | 10.7 <sup>5)</sup> | 4                                            |
| G.729 A, B, E (packet size 10, 20 ms)                                                 | Coder                | 20.9 <sup>5)</sup> | 4                                            |
| G.728 (packet size 5, 10, 15, 20 ms) incl.<br>G.728 Annex I (Packet Loss Concealment) | Coder                | 19.5 <sup>5)</sup> | 4                                            |
| Automatic Gain Control AGC                                                            | Coder                | 0.7                | 8                                            |
| T.38                                                                                  | Coder                | (typ. 10)          | 4                                            |

<sup>1)</sup> not all algorithms/functions are supported with all devices. See **Table 3 on Page 13** for details.

At the Coder Module different coders can be activated in receive and transmit direction. In this case the max. # of MCycle/s of both coders has to be taken into account.

The Far End Line Echo Cancellation has shared ressources with the low-bitrate coders. Therefore each activated Far End LEC channel will reduce the available number of coder channels by one.

<sup>2)</sup> Refer to Chapter 7 for the definition of the modules

<sup>&</sup>lt;sup>3)</sup> not all devices and all firmware versions support all the given number of resources. A firmware status sheet is available showing the exact number of resources available per version.

<sup>4)</sup> DTMF generation can be realized by using EDSP ressources or by using the integrated ALM tone generators. Using the integrated ALM tone generators doesn't allocate EDSP ressources.

<sup>5)</sup> Numbers for block/packet based coder channels include Voice Play Out (reordering, jitter buffer, clock synchronization) and Packetization (AAL2 or RTP/RTCP)



## 5 Programming of the VINETIC®

This chapter gives an overview on the command/data structure of the VINETIC<sup>®</sup> chip devices. For further information see the *User Manual Software Description*.

VINETIC® uses a flexible command structure which can be used with parallel and serial interfaces.

Note: In the following chapters, downstream indicates the direction from the host controller to the VINETIC, upstream the direction from VINETIC to the host controller)

#### 5.1 Command/Data Structure in Downstream Direction

Each command consists either of one single command word, or of two command words followed by data. The first command word contains information about the read/write status, the type of the command/mode and the VINETIC®channel addressed. The second command word defines length and destination (or source respectively) for control data or in case of packet data only the length information.

Four different command types can be distinguished:

1. Packets: Packets are indicated by a voice packet operation identifier (VOP) or a packet based event transmission operation identifier (EVT) within the CMD-bits of the first command word. The first command word contains read/write (bit 15) and channel information also. The second command word includes the number of following data words and the information if there is an even or odd number of bytes in the packet:

| Bit      | 15       | 14   | 13  | 12       | 11      | 10 | 9 | 8 | 7        | 6 | 5 | 4 | 3       | 2 | 1 | 0 |
|----------|----------|------|-----|----------|---------|----|---|---|----------|---|---|---|---------|---|---|---|
| 1st word | R/W      | 0    | 0   |          | VOP/EVT |    |   |   | reserved |   |   |   | channel |   |   |   |
|          | =0       |      |     |          |         |    |   |   |          |   |   |   |         |   |   |   |
| 2nd word | reserved |      | ODD | reserved |         |    |   |   | length   |   |   |   |         |   |   |   |
| n x data |          | data |     |          |         |    |   |   |          |   |   |   |         |   |   |   |

- Read/Write Commands for Register Access: There are three types of read/write commands (depending on the HW-module to be addressed) that differ in the CMDbits of the first command word:
  - a. status operation (**SOP**) commands provide access to configuration and status register of the Analog-Line-Modules.
  - b. coefficient operation (**COP**) commands enable the configuration of the coefficient registers of the Analog-Line-Modules.
  - c. Interface operation (**IOP**) commands are needed to set all registers related to the Programmable Host Interface (PHI).

The first command word contains read/write (bit 15), broadcast (bit 13) and channel



information. The second command word includes the offset of the register address and the number of the following data words

| Bit      | 15        | 14 | 13 | 12     | 11     | 10     | 9      | 8        | 7                | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------|-----------|----|----|--------|--------|--------|--------|----------|------------------|--------|---|---|---|---|---|---|--|
| 1st word | R/W<br>=0 | 0  | ВС |        | SOF    | P/COP/ | IOP    |          | reserved channel |        |   |   |   |   |   |   |  |
| 2nd word |           |    | a  | ddress | offset |        |        |          | length           |        |   |   |   |   |   |   |  |
| n x data |           |    |    |        |        | da     | ta (on | ly write | comr             | mands) | ) |   |   |   |   |   |  |

3. Read/Write Commands for EDSP Operation: EDSP operations are indicated by an EDSP operation command identifier (EOP) within the CMD-bits of the first command word). The first command word contains read/write (bit 15), broadcast (bit 13) and channel information. The second command word includes information about the SW-module which should be addressed, the command and the length of the following data:

| Bit      | 15        | 14    | 13  | 12                         | 11     | 10     | 9     | 8 | 7      | 6    | 5    | 4 | 3       | 2 | 1 | 0 |  |  |
|----------|-----------|-------|-----|----------------------------|--------|--------|-------|---|--------|------|------|---|---------|---|---|---|--|--|
| 1st word | R/W<br>=0 | 0     | ВС  |                            |        | EOP    |       |   |        | rese | rved |   | channel |   |   |   |  |  |
| 2nd word | SV        | V-mod | ule | e                          | extend | ed con | nmanc | 1 | length |      |      |   |         |   |   |   |  |  |
| n x data |           |       |     | data (only write commands) |        |        |       |   |        |      |      |   |         |   |   |   |  |  |

4. **Short Commands:** Short commands consist of the first command. The first command word contains read/write (bit 15), broadcast (bit 13) and channel information also.

| Bit      | 15        | 14 | 13 | 12 | 11 | 10   | 9     | 8    | 7      | 6        | 5 | 4 | 3 | 2   | 1    | 0 |
|----------|-----------|----|----|----|----|------|-------|------|--------|----------|---|---|---|-----|------|---|
| 1st word | R/W<br>=0 | 1  | ВС |    | C  | omma | and o | oper | ationa | al state | • |   |   | cha | nnel |   |



#### 5.2 Command/Data Structure in Upstream Direction

In upstream direction four different data types can be distinguished:

1. Packets: Packets in upstream direction have the same command structure as packets in downstream direction, but the R/W-bit of the first command word is set. The SC-bit is always cleared, the CMD-bits indicate a voice packet operation (VOP) or a packet based event transmission operation (EVT) and the CHAN-bits specify the corresponding channel. The second word includes the number of following data words and an indication whether there is an even or odd number of bytes in the packet.

| Bit      | 15    | 14  | 13  | 12   | 11 | 10     | 9 | 8 | 7      | 6    | 5    | 4 | 3       | 2 | 1 | 0 |  |  |
|----------|-------|-----|-----|------|----|--------|---|---|--------|------|------|---|---------|---|---|---|--|--|
| 1st word | R/W   | 0   | 0   |      | V  | OP/EV  | Τ |   |        | rese | rved |   | channel |   |   |   |  |  |
|          | =1    |     |     |      |    |        |   |   |        |      |      |   |         |   |   |   |  |  |
| 2nd word | reser | ved | ODD |      | re | eserve | d |   | length |      |      |   |         |   |   |   |  |  |
| n x data |       |     |     | data |    |        |   |   |        |      |      |   |         |   |   |   |  |  |

 Responses to Read Commands for Register Access: Responses to read commands for register access starts with the copy of the corresponding read command (first and second command word) sent by the host, followed by the requested data.

| Bit      | 15        | 14 | 13 | 12    | 11     | 10    | 9    | 8    | 7 | 6    | 5    | 4   | 3   | 2   | 1    | 0 |
|----------|-----------|----|----|-------|--------|-------|------|------|---|------|------|-----|-----|-----|------|---|
| 1st word | R/W<br>=1 | 0  | ВС |       | SOF    | /COP/ | /IOP |      |   | rese | rved |     |     | cha | nnel |   |
| 2nd word |           |    | ad | dress | offset |       |      |      |   |      |      | len | gth |     |      |   |
| n x data |           |    |    |       |        |       |      | data | a |      |      |     |     |     |      |   |

3. Responses to Read Commands for EDSP Operation: Responses to read commands for EDSP operation (EOP) start with the copy of the corresponding read command (first and second command word) sent by the host, followed by the requested data:

| Bit      | 15  | 14    | 13  | 12 | 11     | 10     | 9     | 8    | 7      | 6    | 5    | 4 | 3 | 2   | 1    | 0 |  |
|----------|-----|-------|-----|----|--------|--------|-------|------|--------|------|------|---|---|-----|------|---|--|
| 1st word | R/W | 0     | ВС  |    |        | EOP    |       |      |        | rese | rved |   |   | cha | nnel |   |  |
|          | =1  |       |     |    |        |        |       |      |        |      |      |   |   |     |      |   |  |
| 2nd word | SV  | √-mod | ule | 6  | extend | ed con | nmano | t    | length |      |      |   |   |     |      |   |  |
| n x data |     |       | •   |    |        |        |       | data | a      |      |      |   |   |     |      |   |  |



4. **Responses to Short Commands:** Responses to short commands do not repeat the command header, because they will be provided within a given command recovery time. Therefore only the requested data will be returned.

#### 5.3 First Command Word

| Bit | 15  | 14 | 13 | 12 | 11 | 10     | 9   | 8 | 7   | 6            | 5 | 4 | 3 | 2    | 1             | 0 |
|-----|-----|----|----|----|----|--------|-----|---|-----|--------------|---|---|---|------|---------------|---|
|     | R/W | sc | ВС |    | CI | /ID[4: | :0] |   | (SI | rese<br>JBCN |   |   | ( | CHAN | <b>1</b> [3:0 | ] |

**R/W** Read/Write bit for defining a read or write command

**SC** Short Command bit defining the short commands for a fast register

access to VINETIC® or operating mode change

**BC** Broadcast bit defining a broadcast message to all channels on the

VINETIC® (only SOP, COP, EOP, and short commands)

**CMD[4:0]** Command bits defining the type of command: SOP, COP, IOP, VOP,

EVT, EOP

**SUBCMD[3:0]** Only valid in case of a short command (SC = 1) and directly sets the

operating mode or gives fast register accesse, e.g. the reading of the

interrupt register (IR)

**CHAN[3:0]** Channel identifier.

#### 5.4 Second Command Word

#### 5.4.1 Second Command Word in Case of SOP, COP and IOP

Note: The second command word only exists if in the first command word bit SC = 0.

| Bit | 15 | 14 | 13 | 12   | 11    | 10 | 9 | 8 | 7 | 6 | 5  | 4   | 3     | 2  | 1 | 0 |
|-----|----|----|----|------|-------|----|---|---|---|---|----|-----|-------|----|---|---|
|     |    |    | OF | FSET | [7:0] |    |   |   |   |   | LE | ENG | ГН[7: | 0] |   |   |

**OFFSET[7:0]** The second command word specifies the internal offset for the

subsequent data words. It is possible to send a variable number of

data words with one command.



## Programming of the VINETIC®

**LENGTH[7:0]** Number of following data words binary coded (in case of write command) or number of data words to be read (in case of read commands) respectively.

## 5.4.2 Second Command Word in Case of EOP, EVT and VOP

Note: The second command word only exists if in the first command word bit SC = 0.

For definition of the second command word in case of EOP, EVT and VOP see the *Preliminary User's Manual - Software Description*.

#### 5.5 Data Words

Words following the first and second command words denote data.

For the data format, especially in case of packet based information (VOP and EVT), see the *Preliminary User's Manual - Software Description*.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|------|------|---|---|---|---|---|---|---|
|     |    |    |    |    |    |    | DA | TA[1 | 5:0] |   |   |   |   |   |   |   |

# 5.6 Data Handling

The VINETIC<sup>®</sup> includes an interface controller (Programmable Host Interface - PHI) which handles the communication between the host and the VINETIC<sup>®</sup>-4x internal units via a SW state machine. The VINETIC<sup>®</sup> handles packet data (VOP, EVT commands), command data (COP-, SOP-, IOP-, EOP-commands) and short commands (SC bit of first command word is set) as well as a direct memory access of the interrupt register (DIA) for SW-handshake (RDYQ bit in the DIA).

In downstream direction, packet data sent by the host to the VINETIC® (or PHI respectively) is stored in a in-buffer (packet in-box) and command data is stored in another in-buffer (command in-box). Subsequently these data are transferred to the EDSP of the VINETIC®.

In upstream direction packet/command data are transferred from the EDSP to internal out-buffers (packet out-box/command out-box) and the VINETIC<sup>®</sup> notifies the host controller via status registers and interrupt that data is ready for reading. The host can read the packet or command out-box via short commands (rPOBX  $\rightarrow$  read packet out-box, rCOBX  $\rightarrow$  read command out-box).

Because of varying command recovery times, the VINETIC® supports HW- and SW-handshake for speed optimization of the data transfer. The HW-handshake is done via the RDYQ line of the VINETIC® and the SW-handshake is done via the RDYQ bit in the



# Programming of the VINETIC®

DIA register. To enable a fast access to the DIA register, the DIA register can be addressed directly via the DIA command. All other registers as well as the command and packet in- and out-box can't be addressed directly. For this the PHI handles the data transfer by address auto-incrementation.

Short commands are treated seperately and with higher priority than packet and command data and are not handled via the command mailbox.

To optimize the data transfer during download and/or for packet transmission the size of the in-boxes (command/packet) can be changed with the short commands wMAXCBX ("Maximize command in-box size"  $\rightarrow$  Command in-box size = 255 / Packet in-box size = 31) and wMINCBX ("Minimize command in-box size"  $\rightarrow$  Command in-box size = 31/ Packet in-box size = 255). The size of the out-boxes cannot be changed.

Before the host writes data to the VINETIC<sup>®</sup>, it has to make sure that there is enough free memory space in the desired packet- and/or command in-box. This is done by reading the FIBXMS (free in-box memory space) register via the short command rFIBXMS. As long as there is enough free memory space in the in-boxes (packets/commands) the host is allowed to send data.

Every 125  $\mu$ s the VINETIC<sup>®</sup> internal EDSP will read one packet and one command from the packet and command in-box. COP, SOP and IOP commands will be distributed to the corresponding units (COP and SOP  $\rightarrow$  Analog-Line-Module, IOP  $\rightarrow$  PHI). VOP, EVT and EOP commands will be processed by the EDSP.

In upstream direction the packet data sent from the VINETIC<sup>®</sup> to the host is stored in a 256 word out-buffer (packet out-box). The responses to read commands are stored a 32 word out-buffer (command out-box). If the EDSP wants to send data (VOP or EVT operations) to the host, it checks the free memory space in the packet out-box before writing the data. If there is not enough memory in the packet out-box the EDSP discards the data and sets the box-overflow flag in the Mailbox Status Register2 (BXSR2).

The communcation between host and VINETIC<sup>®</sup> can either be done by interrupt handling (maskable interrupt bits—one interrupt line from VINETIC<sup>®</sup> to the host) or by polling (host polls VINETIC<sup>®</sup> interupt and status registers).



**Operating Modes** 

# 6 Operating Modes

# 6.1 Overview of all VINETIC® Operating Modes

VINETIC® provides full control over the analog line status by a comprehensive set of modes that can be clustered into 7 groups:

### **Sleep Modes**

### **Sleep Power Down Resistive**

The VINETIC® is completely powered down. The SLIC feeds via an internal resistor the VBATH battery voltage onto the analog line (SLIC-P offers in addition the option of feeding the VBATR voltage).

On off-hook, an comparator in the SLIC wakes the VINETIC®. No debouncing of spikes is performed in this case

#### **Power Down Modes**

### **Power Down High Impedance**

The selected channel of the VINETIC® is powered down with internal clocks and deglitching logic running, but no voice signals are processed. The SLIC is high impedance on the analog line.

This is the preferred state for a fault condition or an inactive line.

### **Power Down Resistive**

The selected channel of the VINETIC® is powered down with internal clocks and deglitching logic running, but no voice signals are processed. The SLIC feeds via an internal resistor the VBATH battery voltage (SLIC-P offers in addition the option of feeding the VBATR voltage) onto the analog line. Off-hook detection is supported with programmable threshold values and a debounce timer.

This is the preferred state for an on-hook telephone.

#### **Active Modes**

#### **Active Low and Active High**

In active mode the complete voice path of the VINETIC® is active and also the SLIC is feeding the line. In active low the VBATL battery supply and in active high the VBATH battery supply is used.

This is the preferred state for off-hook telephone conversation and for on-hook transmission.

#### **Active Boost**



### **Operating Modes**

This special active mode is mainly used to drive extreme long lines. As battery voltages for driving the line the delta between VHR minus VBATH (for SLIC-P VBTR) is used.

#### **Current Limitation**

For above active modes the SLIC-P and the SLIC-LCP offer a selectable current limitation. The SLIC-P can be selected for either 60 or 90 mA. The SLIC-LCP between 75 and 110 mA.

Lower limitation is mainly used to limit the current flowing in fault cases and during ring-trip / off-hook transitions.

### **Active with Metering**

For above active modes all VINETIC<sup>®</sup> devices support 12 and 16 kHz metering signals. Active with Metering switches the generation of such frequencies on.

### **Ringing Modes**

### **Ringing (Active Boost)**

In this state the VINETIC® generates a ringing signal according to the settings made for frequency, voltage, DC offset and crest factor and the SLIC applies it as balanced ringing onto tip and ring wire. Ring-trip is supported with programmable ring-trip levels

## Ringing on Ring / Tip with Tip / Ring to Ground (SLIC-P only)

The SLIC-P offers in addition to balanced ringing also integrated unbalanced ringing. In this mode the ring voltage is only applied to either Ring or Tip wire, the other wire is pulled to ground.

## **Ring Pause Modes**

Ring Pause is the default state for the time between two ring bursts. Off-hook detection is supported with programmable threshold values.

This is the preferred state for the time between two rings.

#### **Ground Start Modes**

In this mode ground start is supported.

### **Testing Modes**

Testing modes are extensions of the active modes using various SLIC settings. Ring or the Tip wire can be set to high impedance (all SLICs) or GND (only SLIC-P). Ring and Tip wire can be set both to High Impedance and (all SLICs) or in addition to have some impedance for testing purposes (only SLIC-E v1.2 and



**Operating Modes** 

GEMINAX-S / -S MAX).

All these modes are intended for line testing and diagnosis functions.

## 6.2 Automatic Modes for POTS Signaling and Power Management

The following automatic modes<sup>1)</sup> can be switched on/off by the user (AUTOMOD Automatic Mode Register):

- 1. Automatic mode "Off-hook detection (Auto Off-hook)":
  - Automatic switching to Active Mode after off-hook was detected.
  - Power Down (PDRH, PDRR), Ringing, Ring Pause → Active
  - Automatic switching to the current mode set by the host (indicated by MODE-SRC bits in register OPMOD-SRC) after on-hook was detected.
  - Active → host mode
- 2. Automatic mode "Battery Switching for Power Management (Auto-Battery)": change from ACTH to ACTL. A change will take place only once after off-hook was detected. A further change will not result in a mode change.
- 3. Automatic mode "Power Down Over Temperature"

  Automatic switching to Power Down High Impedance mode, when the SLIC detects overtemperature.
- 4. Automatic Ring Cadencing<sup>2)</sup>
  - A ring burst is executed with a programmed cadence including the transmission of Caller-ID.
- 5. Automactic Teletax (Metering)<sup>3)</sup>
  - The Teletax signal stops automatically after a programmable period.

nore automatic modes are in preparation

<sup>2)</sup> only availabe from v2.1 onwards

<sup>3)</sup> only available from v2.1 onwards



## 7 Firmware Architecture

## 7.1 Module Concept

The VINETIC®-4x has a modular firmware architecture, which is based on four different firmware module types:

- PCM-Interface-module
- · Analog-Line-Interface-module
- Coder-module
- Signaling-module

These modules contain the functional blocks necessary for the implementation of typical voice over packet applications as well as standard TDM applications.

The **Figure 9** illustrates the module concept. The multiple arrows show the data path to the hardware, the single arrows symbolize signals which can be connected together via a signal-array.



Figure 9 Module Concept





Each module contains 4, 8, or 16 channels. Each channel of each module can be connected with any channel of any module via the Signal-Array. The global signal array contains the output values of each channel from every module. Each channel input signal of each module can be connected with any signal in the signal array.

With the concept of the global Signal-Array the applied module functions can be adapted very easily and flexible to the needs of different applications. Typical module configurations will be provided by Infineon.

Note: Different firmware versions will provide subsets of the firmware modules described in this chapter.

Note: Check Firmware Status Sheet documentation for the exact number of supported modules and features within the modules.



### 7.2 PCM-Interface Module

The PCM-Interface-module supports up to 16 channels. Each channel can be activated separately and supports the following features:

- Decoder and encoder: G.726, G.711(without annex I and II, without CNG and VAD)
- RBS/CAS filtering for enhanced modem performance <sup>1)</sup>
- Conferencing (via ADDER submodule)
- Gain
- DC HP (DC high-pass)
- LEC (far end/near end) with NLP

Figure 10 shows one channel of the PCM-Interface-module:



Figure 10 PCM-Interface Module

The **G.711/G.726/Linear** submodule performs either A/µ-Law, ADPCM coding/decoding or can be switched to 16 bit linear data (two consecutive PCM time slots).

The **LEC** submodule can be used to cancel a near or far end echo. A near end echo is generated via a local hybrid, a far end echo via a complete network.

The **RBS** (robbed bit signaling) submodule suppresses signaling information. It replaces the signaling information with a V.90 friendly pattern. The RBS module modifies the received PCM values and herefore it has to be in front of the PCM decoder.

The **Gain** submodules allow a gain adjustment of the transmit and receive path. The **HP** submodule filters the DC part of the signal.

<sup>1)</sup> in preparation



## 7.3 Analog-Line-Module ALM

The VINETIC®-4x contains as many ALM modules as analog ports are specified for the corresponding device. The ALM module has a granularity of 2, as the hardware blocks are also the same granularity.

Channel one and two are within the Analog-Line-Module 1 (HW-Module), and channel three and four for the 4-channel devices are within the Analog-Line-Module 2 (HW-Module). Data is transferred from the SLIC devices via the Analog-Line-Module to the Signal-Array and vice versa.

Each ALM-Module channel supports the following features:

- Conferencing (ADDER Submodule)
- Gain
- LEC (far end/near end) with NLP



Figure 11 Analog-Line-Module ALM

The Gain submodules allow a gain adjustment of the transmit and receive path.



## 7.4 Signaling Module

The Signaling-Module supports up to 4 channels. Each channel supports the following features:

- DTMF Receiver
- 2 ATD (Answering Tone and DIS Detection )
- 2 UTD (Universal Tone and V.18 A Detection)
- DTMF/AT Generation
- CPT Detector
- CID Receiver
- CID (Caller ID) Sender
- DTMF / AT Generation
- Universal Tone Generator (UTG)
- Event Transmit Unit

Figure 12 shows one channel of the signaling module.



Figure 12 Signaling Module



The **DTMF** Receiver submodule is responsible for detection of DTMF signals. If a valid DTMF key is detected status bits are set and an interrupt is generated. The DTMF Receiver submodule has an early detection mode. This mode can be used to suppress DTMF signals (auto suppression) to avoid double sending of DTMF signals in packet networks. The DTMF Receiver submodule also provides event transmission support for RTP and the AAL2 protocols.

The **answering tone detection** submodules (**ATD1** and **ATD2**) have two different modes: They can detect the answering tone or the signal level. The signal level detection mode is needed for implementing the holding characteristic according to the G.164 specification.

Event transmission support is available for the RTP protocol.

The **universal tone detection** submodules (UTD1, UTD2) supports two different modes: They can detect a sine tone or the signal level. The signal level detection modemode is needed for implementing the holding characteristic according to the G.164 specification. Event transmission support is not available for the UTD submodule.

The **DTMF/AT Generator** submodule can generate DTMF signals, alert tones or any other dual tone frequencies. The host can decide, if it wants to program both frequencies independently or to program only a short coding for the DTMF and the AT frequencies. In the latter case the generator uses predefined frequencies. The host can select between two modes: It can control the whole timing by itself or it can use an automatic mode. In case of an automatic mode the host only has to set the frequencies and the generator controls the timing of the tones automatically. The generator supports event transmission also. For event transmission the generator provides two special modes which are optimized for the RTP and AAL2 support.

For the **CID Sender** submodule no event transmission support is available. The host can use the sender to send CID information according to V.23 or Bell 202 to an analog phone. The sender is configurable to cover all country specifications.

The **CID Receiver** can be used for FXO applications and detects FSK signals according to V.23 or Bell 202 standard.

The **Universal Tone Generator** (UTG) can generate a wide variety of tones, allowing also modulated multitones. This is required for howler tone generation and meeting the japanese tone specification.

The **Call Progress Tone Detector** (CPT) tracks in-band notification signals (busy, hang-up,...) and notifies the host accordingly.

Event processing is completely handled by the Event Transmit and the Event Play Out





#### units:

The **Event Transmit Unit** receives the events from the DTMF Receiver, ATD1 and ATD2, adds the event header and forwards the event to the packet out-box.

The **Event Play Out Unit** reorders the received events and synchronize them with the play out time of the corresponding coder channel (decoder path).

The status information of all submodules are written into the status registers.



### 7.5 Coder Module

The coder module supports up to 8 channels and has two different interfaces. The interface for the sample based side is the signal array (decoder output and encoder input) and the packet based interface is the packet mailbox. That means for example, that in receive direction a G.723 decoder and in transmit direction a G.729 encoder can be activated.

Each Encoder supports a Voice Activity Detection (VAD). For the VAD either a part of the standard solution or an Infineon proprietary solution can be used. Each decoder supports comfort noise generation (CNG) and packet loss concealment (PLC).

Each channel supports the following features:

- G.723.1 A, G.726 (ADPCM), G.728, G.729 (A, B, E),
- G.711 + Annex I (packet loss concealment), II (VAD/CNG format) encoder and decoder.
- VAD, CNG (for G.711, G.726 VINETIC<sup>®</sup> provides a proprietary VAD, CNG and signal power estimation)
- Packet Loss Concealment (as described in G.711, Annex I for G.711 and G.726)
- Packetized Voice Protocol Unit, which supports the RTP/RTCP and AAL2 protocol
- Voice Play Out unit (reordering, fixed and adaptive jitter buffer, clock synchronization)
- AGC (Automatic Gain Control)
- Clock synchronization between packet sender and receiver
- Multi-party conferencing
- Gain
- DC HP
- LEC (far end) with NLP for cancelling echoes originating from the packet network
- Decoder controlling via voice packet header
- Status Output
- Fax Datapump V.17, V.19, V.27ter, V.29 for T.38 fax relay





Figure 13 Coder Channel Module

The **AGC** can be used to gain and to limit the level of the input signal. The limitation should prevent clipping of the signal especially to be used with low bitrate encoders.

The **HP** in the decoder direction filters the DC part of the signal.

The far end **LEC** can be used to cancel the echo which occurs via the packet connection.

A global timer for the coder module automatically generates the timestamps for the voice and event packets for all coder and signaling channels.

The **packetized-voice protocol unit** block is responsible for adding (upstream direction) or deleting (downstream direction) a header containing the timestamp, the packet time (PTE) and the coder configuration to the voice data.

The **Voice Play Out** unit is responsible for packet reordering, to estimate the optimum jitter buffer size, to readjust the jitter buffer size, for clock synchronization, and determines the play out times for the received packets. A fixed and an **adaptive jitter buffer** is implemented. The maximum supported jitter buffer size is 200 msec, the granularity for packets is 5 msec.



#### 7.6 Test Features

The following test features have been implemented: a peak detector, test loops, a MIPS meter and a version register.

The **peak detector** can be connected with any signal from the global Signal-Array and any memory location. It allows the search for maximum or minimum values since the last read access from the peak value register.

The **version register** contains the actual hardware and firmware version.



# **8** Electrical Characteristics

# 8.1 Operating Range VINETIC®

 $V_{\rm GNDA} = V_{\rm GNDB} = V_{\rm GNDC} = V_{\rm GNDD} = V_{\rm GNDAB} = V_{\rm GNDCD} = V_{\rm GNDD} = V_{\rm GNDP} = 0 \; \rm V$ 

Table 5 Operating Range VINETIC®

| Parameter                                                                                                                                  | Symbol | Li                     | mit Va      | lue                      | Unit        | Test                                                                                                                                                                                                         |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------|-------------|--------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                            |        | Min.                   | Тур.        | Max.                     |             | Condition                                                                                                                                                                                                    |  |
| Supply pins VDD18, VDD18i referred to the corresp. ground pins GND, GNDi (i = A, AB, B, C, CD, D, P)                                       |        | 1.71                   | 1.8         | 1.89                     | V           |                                                                                                                                                                                                              |  |
| Supply pins VDD33, VDD33i<br>referred to the corresp. ground<br>pins GND, GNDi<br>(i = A, AB, B, C, CD, D)                                 |        | 3.14                   | 3.3         | 3.47                     | V           |                                                                                                                                                                                                              |  |
| Analog input pins IO2x, IO3x, IO4x, ILx, ITx, VCMITx, ITACx referred to the corresp. ground pins GNDx (x = A, B, C, D)                     |        | 0                      | -           | 3.3                      | V           | V <sub>DD33i</sub> = 3.3 V                                                                                                                                                                                   |  |
| Analog output pins DCPx, DCNx ACPx, ACNx VREFy, VCMy C1x, C2x referred to the corresp. ground pins GNDx, GNDy (x = A, B, C, D, y = AB, CD) |        | 0.3<br>0.3<br>1.3<br>0 | -<br>-<br>- | 2.7<br>2.7<br>1.7<br>3.3 | V<br>V<br>V | $V_{\mathrm{DD33i}} = 3.3 \mathrm{V}$<br>$R_{\mathrm{Load}} > 900 \Omega$<br>$R_{\mathrm{Load}} > 9 \mathrm{k}\Omega$<br>$I_{\mathrm{Load}} = \pm 4 \mathrm{mA}$<br>$I_{\mathrm{Load}} < 250 \mathrm{\mu A}$ |  |
| Analog pins for passive devices CDCPx, CDCNx CREFy referred to the corresp. ground pins GNDx, GNDy (x = A, B, C, D, y = AB, CD)            |        | 0<br>0.5               | -<br>0.7    | 3.3<br>0.9               | V           | V <sub>DD33i</sub> = 3.3 V                                                                                                                                                                                   |  |



Table 5 Operating Range VINETIC® (cont'd)

| Parameter                                                                                                      | Symbol          | Li       | mit Va | lue        | Unit     | Test                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------|-----------------|----------|--------|------------|----------|---------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                |                 | Min.     | Тур.   | Max.       |          | Condition                                                                                                                       |
| Digital input/output pins (I/O pi                                                                              | ns, GPIO        | pins)    | 1      |            | 1        |                                                                                                                                 |
| High-level input voltage                                                                                       | $V_{IH}$        | 2.0      |        | 3.6        | V        | $V_{\text{OUT}} >= V_{\text{OH}}$ (min)                                                                                         |
| Low-level input voltage                                                                                        | $V_{IL}$        | - 0.3    |        | 0.8        | V        | $V_{\text{OUT}} \leftarrow V_{\text{OL}}$ (max)                                                                                 |
| High-level output voltage                                                                                      | $V_{OH}$        | 2.4      |        |            | V        | $I_{OH} = -5 \text{ mA}$                                                                                                        |
| Low-level output voltage                                                                                       | $V_{OL}$        |          |        | 0.4        | V        | $I_{OL} = 5 \text{ mA}$                                                                                                         |
| Input leakage current                                                                                          | I <sub>IL</sub> |          |        | 1          | μΑ       | $V_{\mathrm{DD33}}$ = 3.3 V<br>$V_{\mathrm{GND}}$ = 0 V; all other pins are floating;<br>$V_{\mathrm{IN}}$ = 0 V                |
| Output leakage current                                                                                         | $I_{OZ}$        |          |        | 1          | μΑ       | $\begin{split} V_{\text{DD33}} &= 3.3 \text{ V} \\ V_{\text{GND}} &= 0 \text{ V}; \\ V_{\text{OUT}} &= 0 \text{ V} \end{split}$ |
| Input capacitance at digital signal pins (except IO0x, IO1x, IO2x, IO3x, IO4x; x = A, B, C, D)                 |                 | _        |        | 5          | pF       |                                                                                                                                 |
| Input transition rise or fall time at digital signal pins except IO0x, IO1x, IO2x, IO3x, IO4x; x = A, B, C, D) |                 | 0        | _      | 5          | ns       |                                                                                                                                 |
| Ambient temperature under bias                                                                                 | $T_{A}$         | -40<br>0 | _<br>_ | +85<br>+85 | °C<br>°C | VINETIC®-2CPE                                                                                                                   |



# 8.1.1 Power Consumption VINETIC®

 $T_A = -40$  °C to 85 °C, unless otherwise stated.

 $V_{\rm DD18} = V_{\rm DD18A} = V_{\rm DD18AB} = V_{\rm DD18B} = V_{\rm DD18C} = V_{\rm DD18CD} = V_{\rm DD18D} = V_{\rm DD18P} = 1.8 \ \rm V \pm 5 \ \%;$ 

 $V_{\mathrm{DD33}} = V_{\mathrm{DD33A}} = V_{\mathrm{DD33AB}} = V_{\mathrm{DD33B}} = V_{\mathrm{DD33C}} = V_{\mathrm{DD33CD}} = V_{\mathrm{DD33D}} = 3.3 \; \mathrm{V} \pm 5 \; \%$ 

 $V_{\mathsf{GNDA}} = V_{\mathsf{GNDAB}} = V_{\mathsf{GNDB}} = V_{\mathsf{GNDC}} = V_{\mathsf{GNDCD}} = V_{\mathsf{GNDD}} = V_{\mathsf{GNDP}} = 0 \ \mathsf{V}$ 

# Table 6 Power Consumption VINETIC®

| Parameter                            | Symbol                      | Li                | mit Val                    | lues | Unit | Test Condition/                       |  |
|--------------------------------------|-----------------------------|-------------------|----------------------------|------|------|---------------------------------------|--|
|                                      |                             | Min               | Тур                        | Max  |      | Remark                                |  |
| Power consumption                    | in operation mo             | odes <sup>1</sup> | )                          | •    |      |                                       |  |
| Deep Sleep                           | $P_{DDDSleep}$              |                   | 60                         |      | mw   |                                       |  |
| Sleep all channels                   | P <sub>DDSleep, 1.8 V</sub> |                   | 70                         |      | mW   | (MCLK, PCLK =                         |  |
|                                      | P <sub>DDSleep, 3.3 V</sub> |                   | 50                         |      | mW   | 2 MHz)                                |  |
| Power down (PDH)                     | P <sub>DDPDH, 1.8 V</sub>   |                   | 70                         |      | mW   |                                       |  |
| all channels                         | $P_{DDPDH, 3.3 V}$          |                   | 25                         |      | mW   |                                       |  |
| Power Down                           | $P_{DDPDRH,}$               |                   | 100                        |      | mW   |                                       |  |
| (PDRH) all                           | 1.8 V                       |                   |                            |      |      |                                       |  |
| channels                             | $P_{DDPDRH,}$               |                   | 80                         |      | mW   |                                       |  |
|                                      | 3.3 V                       |                   |                            |      |      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |
| Active one channel, Power Down (PDH) | P <sub>DDAct1, 1.8 V</sub>  |                   | 110                        |      | mW   | VINETIC®-4S                           |  |
| other channels                       |                             |                   | 120 <sup>2)</sup>          |      | mW   | VINETIC®-4C                           |  |
|                                      |                             |                   | 130 -                      |      | mW   | VINETIC <sup>®</sup> -4M              |  |
|                                      |                             |                   | 150 <sup>2)</sup>          |      |      |                                       |  |
|                                      |                             |                   | 130 -<br>400 <sup>2)</sup> |      | mW   | VINETIC®-4VIP                         |  |
|                                      | P <sub>DDAct1, 3.3 V</sub>  |                   | 90                         |      | mW   | all                                   |  |



Table 6 Power Consumption VINETIC® (cont'd)

| Parameter                         | Symbol                     | Li  | mit Va                     | lues | Unit | Test Condition/ |
|-----------------------------------|----------------------------|-----|----------------------------|------|------|-----------------|
|                                   |                            | Min | Тур                        | Max  | -    | Remark          |
| Active one channel,<br>Power Down | P <sub>DDAct1, 1.8 V</sub> | _   | 120                        |      | mW   | VINETIC®-4S     |
| Resistive other channels          |                            |     | 130 <sup>2)</sup>          |      | mW   | VINETIC®-4C     |
|                                   |                            |     | 140 -<br>160 <sup>2)</sup> |      | mW   | VINETIC®-4M     |
|                                   |                            |     | 140 -<br>400 <sup>2)</sup> |      | mW   | VINETIC®-4VIP   |
|                                   | P <sub>DDAct1, 3.3 V</sub> |     | 120                        |      | mW   | all             |
| Active 4 channels                 | P <sub>DDAct4, 1.8 V</sub> |     | 140                        |      | mW   | VINETIC®-4S     |
|                                   |                            |     | 170 <sup>2)</sup>          |      | mW   | VINETIC®-4C     |
|                                   |                            |     | 200 -<br>280 <sup>2)</sup> |      | mW   | VINETIC®-4M     |
|                                   |                            |     | 200 -<br>400 <sup>2)</sup> |      | mW   | VINETIC®-4VIP   |
|                                   | P <sub>DDAct4, 3.3 V</sub> |     | 280                        |      | mW   | all             |

<sup>1)</sup> In Active modes the values of both supply rails 3.3 V and 1.8 V have to be added. The power values represent the latest generation. For details on power consumption per version, refer to version specific device datasheet

# 8.1.2 Power-Up Sequence VINETIC®

The 3.3V supply has to be applied before the 1.8V supply.

Table 7 Power-Up Sequence VINETIC®

| Parameter <sup>1)</sup>                                          | Symbol | L    | imit Va | lue  | Unit | Test      |  |
|------------------------------------------------------------------|--------|------|---------|------|------|-----------|--|
|                                                                  |        | Min. | Тур.    | Max. |      | Condition |  |
| Time between power-up of VDD33, VDD33i and VDD18, VDD18j, VDD18P |        | 0    | _       | _    | ms   |           |  |

<sup>&</sup>lt;sup>1)</sup> i, j = A, AB, B, C, CD, D

<sup>&</sup>lt;sup>2)</sup> Depends on used EDSP load, representing the enabled features.





Note: No voltage is to be applied to any input or output pin before the VDD33 voltages are applied.



# 8.2 Operating Range SLIC-S/-S2

Table 8 Operating Range SLIC-S/-S2

| Parameter                                                        | Symbol                | Lim         | it Values         | Unit | Notes                                            |  |
|------------------------------------------------------------------|-----------------------|-------------|-------------------|------|--------------------------------------------------|--|
|                                                                  |                       | Min.        | Max.              |      |                                                  |  |
| Battery voltage L 1)                                             | $V_{BATL}$            | -60         | -15               | V    | Referred to BGND                                 |  |
| Battery voltage H 1)                                             | $V_{BATH}$            | -65         | -20               | V    | Referred to BGND                                 |  |
| Auxiliary supply voltage                                         | $V_{HR}$              | 3.1         | 45                | V    | Referred to BGND                                 |  |
| Total battery supply voltage                                     | $V_{HR}$ – $V_{BATH}$ | _           | 90 <sup>2)</sup>  | V    | _                                                |  |
| $V_{DD}$ supply voltage                                          | $V_{DD}$              | 4.75<br>3.1 | 5.25<br>5.5       | V    | referred to AGND<br>SLIC-S V 1.1<br>SLIC-S V 1.2 |  |
| Ground voltage difference BGND, AGND                             | _                     | -0.4        | 0.4               | V    | -                                                |  |
| Voltage at pins IT, IL                                           | $V_{IT},V_{IL}$       | -0.4        | $V_{DD}$          | V    | Referred to AGND                                 |  |
| Input range $V_{\rm DCP}, V_{\rm DCN}, V_{\rm ACP}, V_{\rm ACN}$ | $V_{ACDC}$            | 0           | 3.3               | V    | Referred to AGND                                 |  |
| Ambient temperature                                              | $T_{amb}$             | -40         | 85                | °C   | _                                                |  |
| Junction temperature                                             | $T_{J}$               | _           | 125 <sup>3)</sup> | °C   | _                                                |  |

<sup>1)</sup> If the battery switch is not used, pins VBATL and VBATH should be connected externally. In this case the full voltage range of -15 V to -65 V can be used.

This value is identical with the maximum rating value, therefore value must not be exceeded; supply tolerances have to be taken into account. For impact on overvoltage protection see the Application Note *Protection for SLIC-S/-S2 PEB 4264/-2 against Over-Voltages and Over-Currents*.

<sup>&</sup>lt;sup>3)</sup> Operation up to  $T_{\rm J}$  = 150 °C possible. However, a permanent junction temperature exceeding 125 °C could degrade device reliability.



# 8.3 Operating Range SLIC-E/-E2

Table 9 Operating Range SLIC-E/-E2

| Parameter                                                        | Symbol              | Limit ' | Values            | Unit | Note             |
|------------------------------------------------------------------|---------------------|---------|-------------------|------|------------------|
|                                                                  |                     | Min.    | Max.              |      |                  |
| Battery voltage L 1)                                             | $V_{BATL}$          | -80     | -15               | V    | Referred to BGND |
| Battery voltage H 1)                                             | $V_{BATH}$          | -85     | -20               | V    | Referred to BGND |
| Auxiliary supply voltage                                         | $V_{HR}$            | 5       | 85                | V    | Referred to BGND |
| Total battery supply voltage                                     | $V_{HR} - V_{BATH}$ | _       | 150               | V    | _                |
| $\overline{V_{DD}}$ supply voltage                               | $V_{DD}$            | 4.75    | 5.25              | V    | Referred to AGND |
| Ground voltage difference BGND, AGND                             | _                   | -0.4    | 0.4               | V    | _                |
| Voltage at pins IT, IL                                           | $V_{IT},V_{IL}$     | -0.4    | 3.5               | V    | Referred to AGND |
| Input range $V_{\rm DCP}, V_{\rm DCN}, V_{\rm ACP}, V_{\rm ACN}$ | V <sub>ACDC</sub>   | 0       | 3.3               | V    | Referred to AGND |
| Ambient temperature                                              | $T_{amb}$           | -40     | 85                | °C   | _                |
| Junction temperature                                             | $T_{J}$             | _       | 125 <sup>2)</sup> | °C   | _                |

<sup>&</sup>lt;sup>1)</sup> If the battery switch is not used, pins  $V_{\rm BATL}$  and  $V_{\rm BATH}$  should be connected externally. In this case the full voltage range of –15 V to –85 V can be used.

Operation up to  $T_{\rm J}$  = 150 °C possible. However, a permanent junction temperature exceeding 125 °C could degrade device reliability.



# 8.4 Operating Range SLIC-P

Table 10 Operating Range SLIC-P

| Parameter                                                                 | Symbol                        | Limit | Values            | Unit | Test Condition   |
|---------------------------------------------------------------------------|-------------------------------|-------|-------------------|------|------------------|
|                                                                           |                               | Min.  | Max.              |      |                  |
| Battery voltage L <sup>1)</sup>                                           | $V_{BATL}$                    | -140  | -15               | V    | Referred to BGND |
| Battery voltage H <sup>1)</sup>                                           | $V_{BATH}$                    | -145  | -20               | V    | Referred to BGND |
| Battery voltage R <sup>1)</sup>                                           | $V_{BATR}$                    | -150  | -25               | V    | Referred to BGND |
| Total battery supply voltage                                              | $V_{DD} - V_{BATR}$           | _     | 155               | V    | _                |
| $\overline{V_{DD}}$ supply voltage                                        | $V_{DD}$                      | 3.1   | 5.5               | V    | Referred to AGND |
| Ground voltage difference                                                 | $V_{ m BGND}$ – $V_{ m AGND}$ | -0.4  | 0.4               | V    | _                |
| Voltage at pins IT, IL                                                    | $V_{IT},V_{IL}$               | -0.4  | 3.5               | V    | Referred to AGND |
| Input range $V_{\rm DCP}$ , $V_{\rm DCN}$ , $V_{\rm ACP}$ , $V_{\rm ACN}$ | V <sub>ACDC</sub>             | 0     | 3.3               | V    | Referred to AGND |
| Ambient temperature                                                       | $T_{amb}$                     | -40   | 85                | °C   | _                |
| Junction temperature                                                      | $T_{J}$                       | _     | 125 <sup>2)</sup> | °C   | _                |

<sup>1)</sup> If only two battery voltages are used, pins VBATL and VBATH should be connected externally.

Operation up to  $T_{\rm J}$  = 150 °C possible. However, a permanent junction temperature exceeding 125 °C could degrade device reliability.



# 8.5 Operating Range SLIC-DC

Table 11 Operating Range SLIC-DC

| Parameter                                                                             | Symbol            | Limit ' | Limit Values      |    | Note             |  |
|---------------------------------------------------------------------------------------|-------------------|---------|-------------------|----|------------------|--|
|                                                                                       |                   | Min.    | Max.              |    |                  |  |
| Supply voltage                                                                        | VS                | 9       | 40                | V  | with PMOS switch |  |
|                                                                                       |                   | 9       | 20                | V  | with pnp switch  |  |
| Generated battery voltage                                                             | VN                | - 90    | - 15              | V  |                  |  |
| Voltage at pins IT, IL                                                                | $V_{IT},V_{IL}$   | - 0.4   | 3.5               | V  |                  |  |
| Input range $V_{\text{DCP}}$ , $V_{\text{DCN}}$ , $V_{\text{ACP}}$ , $V_{\text{ACN}}$ | V <sub>ACDC</sub> | 0       | 3.3               | V  |                  |  |
| Ambient temperature                                                                   | $T_{amb}$         | - 40    | 85                | °C |                  |  |
| Junction temperature                                                                  | $T_{J}$           | _       | 125 <sup>1)</sup> | °C |                  |  |

Operation up to T<sub>J</sub> = 150 °C possible. However, a permanent junction temperature exceeding 125 °C could degrade device reliability.



# 8.6 Operating Range SLIC-LCP

Table 12 Operating Range SLIC-LCP

| Parameter                                   | Symbol          | Limit | Values            | Unit | Note             |  |
|---------------------------------------------|-----------------|-------|-------------------|------|------------------|--|
|                                             |                 | Min.  | Max.              |      |                  |  |
| Battery voltage L <sup>1)</sup>             | $V_{BATL}$      | - 65  | - 15              | V    | Referred to BGND |  |
| Battery voltage H <sup>1)</sup>             | $V_{BATH}$      | - 70  | - 20              | V    | Referred to BGND |  |
| $\overline{V_{\mathrm{DD}}}$ supply voltage | $V_{DD}$        | 4.5   | 5.5               | V    | Referred to AGND |  |
| Voltage at pins IT, IL                      | $V_{IT},V_{IL}$ | - 0.4 | 3.5               | V    | Referred to AGND |  |
|                                             | $V_{ACDC}$      | 0     | 3.3               | V    | Referred to AGND |  |
| Ambient temperature                         | $T_{amb}$       | - 40  | 85                | °C   | _                |  |
| Junction temperature                        | $T_{J}$         | _     | 125 <sup>2)</sup> | °C   | _                |  |

<sup>&</sup>lt;sup>1)</sup> If the battery switch is not used, pins  $V_{\mathsf{BATL}}$  and  $V_{\mathsf{BATH}}$  should be connected externally. In this case the full voltage range of –15 V to –70 V can be used.

Operation up to  $T_{\rm J}$  = 150 °C possible. However, a permanent junction temperature exceeding 125 °C could degrade device reliability.



#### **AC Transmission VINETIC®** 8.7

The AC and DC parameters in Table 13 and Table 14 are valid for a chip set of a  $VINETIC^{\text{@}}$ -x codec and x single-channel (x/2 dual-channel) SLIC chips.

| Parameter                                                             | Symbol | Conditions                                    | Li   | Limit Values |      |    |  |  |  |  |  |
|-----------------------------------------------------------------------|--------|-----------------------------------------------|------|--------------|------|----|--|--|--|--|--|
|                                                                       |        |                                               | Min. | Тур.         | Max. |    |  |  |  |  |  |
| Transmission Performance (2-wire)  Return loss RI 200 - 3600 Hz 26 dB |        |                                               |      |              |      |    |  |  |  |  |  |
| Return loss                                                           | RL     | 200 - 3600 Hz                                 | 26   | _            | _    | dB |  |  |  |  |  |
| requirements                                                          |        | g to ITU-T Q.552, G.7<br>D ITU-T Q.552, G.712 |      |              |      | 57 |  |  |  |  |  |
| •                                                                     |        |                                               |      |              |      |    |  |  |  |  |  |

| Longitudinal conversion loss | L-T | 300 - 1000 Hz<br>SLIC-S/-E/-P <sup>1)</sup> | 53 | 58 | _ | dB |
|------------------------------|-----|---------------------------------------------|----|----|---|----|
|                              |     | SLIC-S2/-E2<br>3400 Hz                      | 60 | 65 | _ | dB |
|                              |     | SLIC-S/-E/-P                                | 52 | 55 | _ | dB |
|                              |     | SLIC-S2/-E2                                 | 56 | 59 | _ | dB |
| Input longitudinal           | L-4 | 300 - 1000 Hz                               |    |    |   |    |
| interference loss            |     | SLIC-S/-E/-P                                | 53 | 58 | _ | dB |
|                              |     | SLIC-S2/-E2                                 | 60 | 65 | _ | dB |
|                              |     | 3400 Hz                                     |    |    |   |    |
|                              |     | SLIC-S/-E/-P                                | 52 | 55 | _ | dB |
|                              |     | SLIC-S2/-E2                                 | 56 | 59 | _ | dB |

## **TTX Signal Generation**

| TTX signal | $V_{TTX}$ | at 200 Ω | _ | _ | 2.5 | Vrms |
|------------|-----------|----------|---|---|-----|------|
|------------|-----------|----------|---|---|-----|------|



## Table 13 AC Transmission (cont'd)

| Parameter | Symbol | Conditions | Lin  | nit Val | ues  | Unit |
|-----------|--------|------------|------|---------|------|------|
|           |        |            | Min. | Тур.    | Max. |      |

## Group Delay (please refer to Preliminary User's Manual - System Reference)

### 8.8 DC Characteristics

 $T_A = -40$  °C to 85 °C, unless otherwise stated.

**Table 14** DC Characteristics

| Parameter | Symbol | Conditions | Lir  | nit Value | es   | Unit |
|-----------|--------|------------|------|-----------|------|------|
|           |        |            | Min. | Тур.      | Max. |      |

## Line Termination Tip, Ring

| Sinusoidal Ringing                        |            |                                                                                                           |     |   |   |      |
|-------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------|-----|---|---|------|
| Max. ringing voltage                      | $V_{RNG0}$ | $V_{\rm HR} - V_{\rm BATH} = 150 \text{ V},$<br>$V_{\rm DC} = 20 \text{ V for ring trip}$<br>(SLIC-E/-E2) | 85  | _ | _ | Vrms |
|                                           | i          | $-V_{\rm BATR}$ = 150 V,<br>$V_{\rm DC}$ = 20 V for ring trip<br>(SLIC-P)                                 | 85  | _ | _ | Vrms |
|                                           |            | $V_{\rm HR} - V_{\rm BATH}$ = 85 V,<br>$V_{\rm DC}$ = 15 V for ring trip<br>(SLIC-S/-S2)                  | 45  | _ | _ | Vrms |
| Trapezoidal Ringing                       |            |                                                                                                           |     |   |   |      |
| Max. ringing voltage (Crest factor = 1.2) | $V_{RNG0}$ | $V_{\rm HR} - V_{\rm BATH} = 150 \text{ V},$<br>$V_{\rm DC} = 20 \text{ V for ring trip}$<br>(SLIC-E/-E2) | 100 | _ | _ | Vrms |
|                                           |            | $-V_{\rm BATR}$ = 150 V,<br>$V_{\rm DC}$ = 20 V for ring trip<br>(SLIC-P)                                 | 100 | _ | _ | Vrms |
|                                           |            | $V_{\rm HR} - V_{\rm BATH}$ = 85 V,<br>$V_{\rm DC}$ = 15 V for ring trip<br>(SLIC-S/-S2)                  | 52  | _ | _ | Vrms |

<sup>1)</sup> SLIC version used in the chip set (system). Also TSLIC-S and TSLIC-E possible.



Table 14DC Characteristics (cont'd)

| Parameter                                  | Symbol                                      | Conditions                                                                                             | Limit Values |                                |               | Unit              |
|--------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|--------------------------------|---------------|-------------------|
|                                            |                                             |                                                                                                        | Min.         | Тур.                           | Max.          |                   |
| Output impedance                           | $R_{OUT}$                                   | SLIC output buffer and $R_{\rm STAB}$                                                                  | _            | 61                             | _             | Ω                 |
| Harmonic distortion                        | THD                                         | _                                                                                                      | _            | _                              | 5             | %                 |
| Output current limit                       | $ I_{\rm R,  max.} , \\  I_{\rm T,  max.} $ | SLIC-E/-E2:<br>Active Modes                                                                            | 80           | 105                            | 130           | mA                |
|                                            |                                             | SLIC-S/-S2:<br>Active Modes                                                                            | 75           | 95                             | 115           | mA                |
|                                            |                                             | SLIC-P Version 1.2:<br>Active Modes, HIT,<br>HIR (C3 = L) <sup>1)</sup>                                | 45           | 60                             | 75            | mA                |
|                                            |                                             | SLIC-P Version 1.2:<br>Active Modes, ROR,<br>ROT (C3 = H) <sup>1)</sup>                                | 70           | 90                             | 110           | mA                |
| Loop current gain accuracy                 | _                                           | _                                                                                                      | _            | _                              | 3             | %                 |
| Loop current offset error <sup>2)</sup>    | _                                           | _                                                                                                      | -0.75        | _                              | 0.75          | mA                |
| Loop open resistance<br>TIP to BGND        | $R_{TG}$                                    | Power Down Mode $I_T = 2$ mA, $T_A = 25$ °C                                                            | _            | 5                              | _             | kΩ                |
| Loop open resistance RING to $V_{\rm BAT}$ | $R_{BG}$                                    | Power Down Mode $I_R$ = 2 mA, $T_A$ = 25 °C                                                            | _            | 5                              | _             | kΩ                |
| Ring trip DC voltage                       | _                                           | SLIC-E/-E2/-S/-S2:<br>SLIC-P: balanced<br>SLIC-P: unbalanced                                           | 0<br>0<br>-  | –<br>–<br>V <sub>BATR</sub> /2 | 30<br>30<br>- | Vdc<br>Vdc<br>Vdc |
| Ring trip detection time delay             | _                                           | Standard ring trip<br>detection DC, AC<br>(RTR-FAST = 0)<br>Fast ring trip detection<br>(RTR-FAST = 1) | _            | _                              | 0.5           | cycle             |
| Ring off time delay                        | _                                           | _                                                                                                      | _            | _                              | 2             | cycle             |

<sup>1)</sup> Current limitation controlled at SLIC-P pin C3 by the VINETIC® pin IO0

 $<sup>^{2)}\,\,</sup>$  Can be reduced with current offset error compensation.



# 9 Application Circuits

## 9.1 Internal Ringing (Balanced/Unbalanced)

Internal balanced ringing is supported up to 85 Vrms for systems with SLIC-E/-E2/-P and up to 45 Vrms for systems with SLIC-S. SLIC-P also allows internal unbalanced ringing up to 50 Vrms without any additional external components.

# 9.1.1 Application Circuits for Internal Ringing

All application circuits show only one channel (A) for the VINETIC®/SLIC interface and for the ring/tip lines.



Figure 14 Application Circuit Internal Ringing (balanced) for SLIC-E/-S





Figure 15 Application Circuit Internal Ringing (balanced) for TSLIC-E/-S





Figure 16 Application Circuit Internal Ringing (bal. & unbal.) for SLIC-P

As Figure 16 shows, balanced and unbalanced internal ringing use the same line circuit.



### 9.1.2 Bill of Materials

**Table 15** shows the external passive components needed for a complete four channel solution with protection consisting of one VINETIC<sup>®</sup>-4x and four SLIC-E/-E2/-S/-P or two TSLIC-E/TSLIC-S devices.

Table 15 External Components in Application Circuit for 4 Channels

| No. | Symbol            | Value                  | Unit | Tol.              | Rating | SLIC-E/-S<br>Systems | TSLIC-E/-S<br>Systems | SLIC-P<br>Systems |
|-----|-------------------|------------------------|------|-------------------|--------|----------------------|-----------------------|-------------------|
| 4   | R <sub>IT1</sub>  | 510                    | Ω    | 1 %               |        | х                    | х                     | Х                 |
| 4   | $R_{\rm IT2}$     | 680                    | Ω    | 1 %               |        | х                    | х                     | Х                 |
| 4   | $R_{IL}$          | 1.6                    | kΩ   | 1 %               |        | х                    | х                     | Х                 |
| 8   | R <sub>STAB</sub> | 30                     | Ω    | 1 % <sup>1)</sup> |        | Х                    | Х                     | Х                 |
| 8   | $R_{PROT}^{2)}$   | 20                     | Ω    | 1 % <sup>1)</sup> | see 3) | х                    | х                     | Х                 |
| 8   | $C_{STAB}$        | 15 (typ.)              | nF   | 10 %              | see 4) | х                    | х                     | Х                 |
| 4   | $C_{DC}$          | 220                    | nF   | 10 %              | 10 V   | х                    | х                     | Х                 |
| 4   | $C_{ITAC}$        | 1                      | μF   | 10 %              | 10 V   | х                    | х                     | Х                 |
| 2   | $C_{REF}$         | 68                     | nF   | 20 %              | 10 V   | х                    | х                     | Х                 |
| 4   | $C_{EXT}$         | 470                    | nF   | 20 %              | 10 V   | х                    | х                     | Х                 |
| 4   | $C_{PRE}$         | 18                     | nF   | 5 %               | 10 V   | х                    | х                     | х                 |
| 20  | $C_{1S}$          | typ. 100 <sup>5)</sup> | nF   | 10 %              | see 6) | х                    | х                     | Х                 |
| 21  | $C_{1V}$          | typ. 100 <sup>5)</sup> | nF   | 10 %              | 10 V   | х                    | х                     | Х                 |
| 12  | $D^{7)}$          | BAS21                  | _    | _                 | _      | х                    |                       | Х                 |
| 10  | $D^{7)}$          | BAS21                  | _    | _                 | _      |                      | х                     |                   |
| 4   | $U_1^{(2)}$       | Overvoltage<br>Element | _    | _                 | _      | х                    | Х                     | х                 |

Matching tolerance dependent on longitudinal balance requirements (for details see the Application Note "External Components")

<sup>&</sup>lt;sup>2)</sup> For protection see the Application Note *Protection of DuSLIC®/VINETIC® Linecard Chip Sets against Overvoltages and Overcurrents*.

<sup>3)</sup> Exact value depends on system requirements (e.g. coordination with primary protector)

<sup>&</sup>lt;sup>4)</sup> According to the highest used battery voltage  $IV_{BATR}I$  for SLIC-P and  $IV_{HR}I$  or  $IV_{BATH}I$  for SLIC-E/-E2/-S

<sup>5)</sup> Depends on layout considerations

 $<sup>^{6)}</sup>$  Voltage rating according to the battery voltage  $V_{\rm HR},\,V_{\rm BATL},\,V_{\rm BATH},\,V_{\rm BATR}$ 

only needed when VBATH and VBATL are different voltages; the diodes ensure that  $V_{\rm BATL}$  is more positive than  $V_{\rm BATH}$  and in case of SLIC-P,  $V_{\rm BATH}$  is more positive than  $V_{\rm BATR}$ 



# 9.1.3 Application Circuits for Internal Ringing with DC/DC

**Figure 17** shows an example for a typical low-cost application of SLIC-DC in the P-DSO-24 package with a pnp-type switching transistor. By using a PMOS switch, efficiency could be slightly improved. The DC/DC part is dimensioned to allow dynamic ring voltage tracking. In **Table 16** typical values of the external components are listed.



Figure 17 Application Circuit Internal Ringing with DC/DC

Table 16 Components for SLIC-DC Application Circuit

|   | Symbol           | Function                              | typ.<br>Value | Unit | Tolerance  | Rating |
|---|------------------|---------------------------------------|---------------|------|------------|--------|
| 2 | $R_{L}$          | overcurrent limitation. stability     | 20            | Ω    | 1 % (rel.) |        |
| 2 | C <sub>L</sub>   | EMC filtering                         | 18            | nF   | 5 % (rel.) | 100 V  |
| 2 | $R_{P}$          | overcurrent limitation, EMC filtering | 20            | Ω    | 1 % (rel.) |        |
| 1 | R <sub>IT1</sub> | IT current/voltage conv. AC           | 510           | Ω    | 1 %        |        |
| 1 | R <sub>IT2</sub> | IT current/voltage conv. DC           | 680           | Ω    | 1 %        |        |
| 1 | $R_{IL}$         | IL current/voltage conv.              | 3.3           | kΩ   | 1 %        |        |



Table 16 Components for SLIC-DC Application Circuit (cont'd)

|     | Symbol            | Function                                   | typ.<br>Value | Unit | Tolerance | Rating                                   |
|-----|-------------------|--------------------------------------------|---------------|------|-----------|------------------------------------------|
| 1   | C <sub>ITAC</sub> | AC separation on IT                        | 1             | μF   | 10 %      | 10 V                                     |
| 1   | C1                | internal positive supply voltage filtering | 47            | nF   | 10 %      | 10 V                                     |
| 1   | C2                | VS supply filtering                        | 100           | nF   | 10 %      | 100 V                                    |
| 1   | C6                | switching frequency setting                | 82            | pF   | 5 %       |                                          |
| 1   | QSW               | switching transistor (pnp)                 |               |      |           | Zetex FZT 955 or equivalent              |
| (1) | QSW               | alternative switching transistor (PMOS)    |               |      |           | Int. Rectifier IRF<br>6216 or equivalent |
| 1   | R1                | current limitation                         | 220           | mΩ   | 5 %       | 0.5W                                     |
| 1   | R2 <sup>1)</sup>  | base-emitter discharging resistor          | 180           | Ω    | 5 %       |                                          |
| 1   | R5                | base current limitation                    | 47            | Ω    | 5 %       |                                          |
| 1   | R4 <sup>1)</sup>  | DC base current limitation                 | 680           | Ω    | 5 %       |                                          |
| 1   | C3 <sup>1)</sup>  | base current highpass filter               | 33            | nF   | 10 %      |                                          |
| 1   | R3                | damping of overshoots                      | 100           | Ω    | 5 %       | 1kΩ with PMOS                            |
| 1   | C4                | damping of overshoots                      | 330           | pF   | 10 %      |                                          |
| 1   | L1                | DC/DC inductor                             | 33            | μН   | 10 %      | I <sub>peak</sub> = 2A                   |
| 1   | D1                | DC/DC diode                                |               |      |           | 150V, 1A, e.g.<br>MURS 120               |
| 1   | C5                | DC/DC capacitance                          | 1             | μF   | 10 %      | low ESR                                  |
| 1   | R8                | output voltage divider                     | 715           | kΩ   | 1 %       |                                          |
| 1   | R10               | output voltage divider                     | 18            | kΩ   | 1 %       |                                          |
| 1   | R7                | smoothing of VN transients                 | 470           | kΩ   | 5 %       |                                          |
|     | C8                | smoothing of VN transients                 | 22            | pF   | 10 %      |                                          |
| 1   | R6                | VN filtering                               | 20            | Ω    | 5 %       |                                          |
| 1   | C7                | VN filtering                               | 1             | μF   | 10 %      |                                          |
| 1   | R9                | error amplifier loop filter                | 470           | kΩ   | 5 %       |                                          |
| 1   | C9                | error amplifier loop filter                | 120           | pF   | 10 %      |                                          |
| 1   | C10               | error amplifier loop filter                | 82            | pF   | 10 %      |                                          |

<sup>1)</sup> with pnp type switch only



## 9.2 External Ringing

With SLIC-E/-E2/-P external ringing is supported, however for US market with external ringing, the SLIC-LCP is the most suitable device, as it also provides an automatic longitudinal balance adaptation. This reduces BOM cost while maintaining a very good longitudinal balance.

**Figure 18** shows a typical line interface with SLIC-LCP. An electronic switch (LCAS, e.g. Clare CPC 75xx) serves as the ring relay. The external components are listed in **Table 17** (for details on overvoltage protection please refer to the respective Application Note).

Note: For stability reasons, PCB must be designed with minimum parasitic capacitances at the TIP-S and RING-S pins; values below 10 pF are recommended.

Table 17 External Components

| Quant. | Symbol                                  | Function                                            | Typ.<br>Value | Unit | Tolerance /Matching | Rating                            |
|--------|-----------------------------------------|-----------------------------------------------------|---------------|------|---------------------|-----------------------------------|
| 2      | R <sub>S</sub>                          | stability, overcurrent limitation                   | 30            | Ω    | 1 %                 |                                   |
| 2      | R <sub>FB</sub>                         | longitudinal balance feedback                       | 200           | kΩ   | 5 %                 | e.g. MELF resistors <sup>1)</sup> |
| 2      | $C_{L}$                                 | EMC filtering                                       | 10            | nF   | 10 %                | 100 V                             |
| 2      | R <sub>RT</sub>                         | Ring trip voltage divider                           | 750           | kΩ   | 1 %                 |                                   |
| 1      | R <sub>Sense</sub>                      | Rring current sense resistor                        | 330           | Ω    | 1 %                 |                                   |
| 1      | R <sub>IT1</sub>                        | IT current/voltage conv. AC                         | 510           | Ω    | 1 %                 |                                   |
| 1      | R <sub>IT2</sub>                        | IT current/voltage conv.                            | 680           | Ω    | 1 %                 |                                   |
| 1      | $R_{IL}$                                | IL current/voltage conv. AC                         | 1.6           | kΩ   | 1 %                 |                                   |
| 1      | C <sub>EXT</sub>                        | Common mode output voltage filtering                | 470           | nF   | 20 %                | 10 V                              |
| 1      | C <sub>BATL,</sub><br>C <sub>BATH</sub> | Supply voltage blocking                             | 100           | nF   | 20 %                | 100 V                             |
| 1      | C <sub>ITAC</sub>                       | AC separation on IT                                 | 1             | μF   | 10 %                | 10 V                              |
| 1      | C <sub>PRE</sub>                        | IT lowpass (only necessary with 12/16 kHz metering) | 18            | nF   | 5 %                 | 10 V                              |
| 1      | $C_{\mathrm{DC}}$                       | DC lowpass filtering                                | 220           | nF   | 10 %                | 10 V                              |
| 1      | $C_{REF}$                               |                                                     | 68            | nF   | 20 %                | 10 V                              |
| 3      | D1, D2,<br>D3                           | Substrate overvoltage protection                    | BAS21         |      |                     |                                   |
| 1      | LCAS                                    | Linecard Access Switch (electronic ring relay)      |               |      |                     | e.g. CPC 75xx                     |



**Table 17 External Components** 

| Quant. | Symbol | Function               | Typ.<br>Value | Unit | Tolerance<br>/Matching | Rating                                                          |
|--------|--------|------------------------|---------------|------|------------------------|-----------------------------------------------------------------|
| 1      | OVP    | Overvoltage Protection |               |      |                        | e.g. gate triggered thyristor integrated in LCAS) <sup>2)</sup> |
| 2      | OCP    | Overcurrent Protection |               |      |                        | e.g. LFR, fuse,<br>PTC <sup>1)</sup>                            |

<sup>1)</sup> depending on overvoltage requirements

<sup>&</sup>lt;sup>2)</sup> depending on overvoltage requirements



Figure 18 Application Circuit External Ringing for SLIC-LCP



# 10 Package Outlines



Figure 19 SLIC-S/-S2, SLIC-E/-E2, SLIC-P (PEB 426x)

Note: The P-DSO-20-5 package is designed with heatsink on top. The pin counting for this package is clockwise (top view).

Attention: The heatsink is connected to VBATH (VBATR) via the chip substrate. Due to the high voltage of up to 150 V between VHR and VBATH (BGND and VBATR), touching of the heatsink or any attached conducting part can be hazardous. It must be electrically insulated from other parts or board connections.

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device





Figure 20 SLIC-S/-S2, SLIC-E/-E2, SLIC-P (PEB426x), SLIC-LCP (PEB 4262)

Note: The P-VQFN-48-4 package is only available with heatsink on bottom.

Attention: The exposed die pad and die pad edges are connected to VBATH (VBATR) via the chip substrate. Due to the high voltage of up to 150 V between VHR and VBATH (VBATR and BGND), touching of the die pad or any attached conducting part can be hazardous. It must be electrically insulated from other parts or board connections.

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device





Figure 21 TSLIC-S (PEB 4364), TSLIC-E (PEB 4365)

Note: The P-DSO-36-15 package is available with heatsink on bottom.

Attention: The heatslug is connected to VBATH via the chip substrate. Due to the high voltages of up to 150 V between VHRA (VHRB) and VBATH, touching of the heatslug or any attached conducting part can be hazardous. It must be electrically insulated from other parts or board connections.

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device





Figure 22 SLIC-DC (PEB 4268)





Figure 23 SLIC-DC (PEB 4268)





Figure 24 VINETIC®-4x (PEB33x4HL), VINETIC®-2VIP (PEB 3322HL) and VINETIC®-0 (PEB3320HL)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device





Figure 25 VINETIC®-4x (PEB33x4E), VINETIC®-2VIP (PEB 3322E) and VINETIC®-0 (PEB3320E)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device





Figure 26 VINETIC®-2CPE (PEB 3332), VINETIC®-4M (PEB 3314), VINETIC®-4C (PEB 3394), VINETIC®-4S(PEB 3304)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.



### **Terminology**

# 11 Terminology

Α

A/D Analog to digital

AAL2 ATM Adaption Layer 2

AC Alternative Current

ADC Analog Digital Converter

AITDF Advanced Integrated Test and Diagnostic Functions

ATD Answering Tone Detector

ATM Asynchronous Transfer Mode

C

CAS Channel Associated Signaling

CNG Comfort Noise Generation

Codec Coder Decoder

CPE Customer Premises Equipment

D

DAC Digital Analog Converter

DC Direct Current

DSP Digital Signal Processor

DTMF Dual Tone Multi Frequency

Ε

EDSP Enhanced Digital Signal Processor

F

FSK Frequency Shift Keying

G

GPIO General Purpose Input / Output

Н

HW Hardware

ı

IAD Integrated Access Device

ITU International Telecommunication Union

IP Internet Protocol





### **Terminology**

ISDN Integrated Services Digital Network

J

JTAG Joint Test Action Group

L

LSSGR Local area transport access Switching System Generic

Requirements

N

NG-DLC Next Generation Digital Loop Carrier

NT Network Terminal

Ρ

PBX Private Branch eXchange
PCM Pulse Code Modulation

POTS Plain Old Telephone Service

R

RAM Random Access Memory

RBS Robbed Bit Signaling

RTCP Real-time Transport Control Protocol

RTP Real-time Transport Protocol

S

SLIC Subscriber Line Interface Circuit

T

TG Tone Generator

TS Time Slot
TTX Teletax

U

UTD Universal Tone Detection

٧

VAD Voice Activity Detection

VINETIC® Voice and Internet Enhanced Telephony Interface Concept
VINETICOS Voice and Internet Enhanced Telephony Interface Concept

Coefficients Software

VoATM Voice over ATM VoDSL Voice over DSL





# **Terminology**

VoIP Voice over IP

X

xDSL (all flavors of) Digital Subscriber Line



Index

# 12 Index

# Α

Advanced Integrated Test and Diagnostic Functions 29

# В

Balanced ringing 65 Battery Feed 28 Broadcast bit 36

# C

Caller ID 12, 13, 31
Channel or resource number 36
Coding 28
Comfort Noise Generation 14
Command bits 36

# D

Distortion 62 DTMF 12, 31

#### Ε

EDSP 31 External ringing 14

# F

Fax Relay Support 14 First Command Word 33, 36 Frequency response 29, 62

# G

G.711 31 G.723 32 G.726 32 G.728 32 Group Delay 63

# Н

Hybrid 12, 28 Hybrid balance 29

### ı

Idle Channel Noise 62
Impedance matching 29
Integrated Access Device 23
Internal Ringing 12
ITU-T
G.728 14

#### L

Line Echo Cancellation 14, 31 Line Termination Tip, Ring 63 Longitudinal Balance 62

### M

Message Waiting 14 Multi-party conferencing 14

# 0

On-hook transmission 14 Operating Modes 39 Overvoltage protection 28

### P

Parallel Host Interface (PHI) 15 PCM/µC Interface 15 Polarity Reversal 14

#### R

Read Commands
for EDSP Operation 35
for Register Access 35
Read/Write bit 36
Receive gain 29
Responses to short commands 36
Ringing 12, 28

# S

Second Command Word 33 Serial control interface 15 Short Command bit 36 Short Commands 34 Signaling 12, 28



Index

# Supervision 12, 28

# T

Technology 13
Teletax Metering 12
Testing 29
Transmission Performance 62
Transmit gain 29
TTX 29
TTX Signal Generation 62

# U

Universal Tone Detection 12, 13, 31

### V

V.90 13 Voice Activity Detection 14 Voice Compression 12 VoIP PBX / PBX 25

