## Freescale Semiconductor

User's Manual Addendum

MCF5282UMAD Rev. 15, 05/2007

# MCF5282 User's Manual Errata

by: Microcontroller Division

This errata document describes corrections to the *MCF5282 ColdFire Microcontroller User's Manual*, order number MCF5282UM. For convenience, the addenda items are grouped by revision. Please check our website at http://www.freescale.com for the latest updates.

#### **Table of Contents**

| 1 | Errata for Revision 2.3       | 2  |
|---|-------------------------------|----|
| 2 | Errata for Revision 2.1 & 2.2 | 5  |
| 3 | Errata for Revision 2.0       | 6  |
| 4 | Errata for Revision 1.0       | 7  |
| 5 | Revision History              | 16 |



© Freescale Semiconductor, Inc., 2007. All rights reserved.

### Table 1. MCF5282UM Rev 2.3 Errata

| Location                  | Description                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 2-1/Page 2-4        | Remove last sentence in C bit field description.                                                                                                                                                                                                                                                                                                                                          |
| Table 2-3/Page 2-7        | Change PC's Written with MOVEC entry to "No".                                                                                                                                                                                                                                                                                                                                             |
| Section 2.5/Page 2-8      | Change last bullet to "Use of separate system stack pointers for user and supervisor modes"                                                                                                                                                                                                                                                                                               |
| Section 2.5/Page 2-9      | Change last sentence in fourth paragraph (step 2) to "The IACK cycle is mapped to special locations within the interrupt controller's address space with the interrupt level encoded in the address."                                                                                                                                                                                     |
| Figure 3-6/Page 3-8       | Add minus sign to the exponent so that it is " $-(i + 1 - N)$ ".                                                                                                                                                                                                                                                                                                                          |
| Table 4-3/Page 4-5        | Change reset value of ACR0, ACR1 to "See Section" since some of the bits are undefined after reset.                                                                                                                                                                                                                                                                                       |
| Figure 4-2/Page 4-6       | Change CACR fields to R/W, since they may be read via the debug module.                                                                                                                                                                                                                                                                                                                   |
| Table 4-5/Page 4-8        | For split instruction/data cache entry, swap text in parantheses in the description field.<br>Instruction cache uses the upper half of the arrays, while data cache uses the lower half.                                                                                                                                                                                                  |
| Figure 4-3/Page 4-9       | Change reset value of ACR: Bits 31-16, 14-13, 6-5, and 2 are undefined, and other bits are cleared.<br>Change ACR fields to R/W, since they may be read via the debug module.                                                                                                                                                                                                             |
| Section 4.4.2.2/Page 4-9  | Change note to:                                                                                                                                                                                                                                                                                                                                                                           |
|                           | <b>NOTE</b><br>Peripheral (IPSBAR) space should not be cached. The<br>combination of the CACR defaults and the two ACR <i>n</i><br>registers must define the non-cacheable attribute for<br>this address space.                                                                                                                                                                           |
| Figure 5-1/Page 5-2       | Change RAMBAR fields to R/W, since they may be read via the debug module.                                                                                                                                                                                                                                                                                                                 |
| Table 5-1/Page 5-2        | The PRI1/PRI2 text description does not match the table below it. It should be: "If a bit is set, CPU has priority. If a bit is cleared, DMA has priority."                                                                                                                                                                                                                               |
| Chapter 8                 | Remove any references to the core watchdog timer being able to reset the device. It is only able to interrupt the processor. Use the peripheral watchdog timer described in Chapter 18 if needing a watchdog timer to reset the device.                                                                                                                                                   |
| Table 9-4/Page 9-7        | In the table for MFD bit definition, footnote (1) equation should read:                                                                                                                                                                                                                                                                                                                   |
|                           | $f_{sys} = \frac{f_{ref} \times 2(MFD + 2)}{2^{RFD}}; f_{ref} \times 2(MFD + 2) \le f_{sys(max)}; f_{sys} \le f_{sys(max)}$                                                                                                                                                                                                                                                               |
|                           | Where f <sub>sys(max)</sub> is the maximum system frequency for the particular MCF5282 device (66MHz or 80MHz)                                                                                                                                                                                                                                                                            |
| Section 10.3.6/Page 10-11 | Include the following text in the section description and as a note in Figure 10-9.                                                                                                                                                                                                                                                                                                       |
|                           | "It is the responsibility of the software to program the ICR <i>n</i> x registers with unique and<br>non-overlapping level and priority definitions. Failure to program the ICR <i>n</i> x registers in<br>this manner can result in undefined behavior. If a specific interrupt request is completely<br>unused, the ICR <i>n</i> x value can remain in its reset (and disabled) state." |
| Figure 10-6/Page 10-9     | Interrupt Force Register Low (INTFRCL <i>n</i> ) is illustrated as read-only in the figure. However, this register should be read/write.                                                                                                                                                                                                                                                  |

| Location                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Table 10-14/Page 10-15     | Change flag clearing mechanism for sources 24-26. They should read as follows:<br>Write ERR_INT = 1 after reading ERR_INT = 1<br>Write BOFF_INT = 1 after reading BOFF_INT = 1<br>Write WAKE_INT = 1 after reading WAKE_INT = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Table 12-7/Page 12-7       | BAM bit field description, the first example should read "So, if CSAR0 = 0x0000 and CSMR0[BAM] = 0x0001" instead of "So, if CSAR0 = 0x0000 and CSMR0[BAM] = 0x0008".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Table 10-2/Page 10-4       | In footnote, remove mention of the SWIACK register, as it is not supported in the global IACK space.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Section 10.3.7/Page 10-16  | Change last paragraph to: "In addition to the IACK registers within each interrupt controller, there are global L <i>n</i> IACK registers. A read from one of the global L <i>n</i> IACK registers returns the vector for the highest priority unmasked interrupt within a level for all interrupt controllers. There is no global SWIACK register. However, reading the SWIACK register from each interrupt controller returns the vector number of the highest priority unmasked request within that controller."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Table 15-1/Page 15-3       | NOP command entry. Replace "SRAS asserted" with "SDRAM_CS[1:0] asserted"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Table 15-5/Page 15-7       | Add the following note to the DACR <i>n</i> [CBM] field description:<br><b>Note:</b> It is important to set CBM according to the location of the command bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Section 16.5/Page 16-11    | Remove last sentence in this section starting with "BCR <i>n</i> decrements" since SAA bit is not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Chapter 17                 | The maximum buffer size of the FEC is 2032 bytes. Replace any mention of the max size being 2047 bytes with 2032 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Section 17.4.6/Page 17-7   | <ul> <li>Add the following subsection entitled "Duplicate Frame Transmission":</li> <li>The FEC fetches transmit buffer descriptors (TxBDs) and the corresponding transmit data continuously until the transmit FIFO is full. It does not determine whether the TxBD to be fetched is already being processed internally (as a result of a wrap). As the FEC nears the end of the transmission of one frame, it begins to DMA the data for the next frame. In order to remain one BD ahead of the DMA, it also fetches the TxBD for the next frame. It is possible that the FEC will fetch from memory a BD that has already been processed but not yet written back (that is, it is read a second time with the R bit still set). In this case, the data is fetched and transmitted again.</li> <li>Using at least three TxBDs fixes this problem for large frames, but not for small frames. To ensure correct operation for either large or small frames, one of the following must be true:</li> <li>The FEC software driver ensures that there is always at least one TxBD with the ready bit cleared.</li> <li>Every frame uses more than one TxBD and every TxBD but the last is written back immediately after the data is fetched.</li> <li>The FEC software driver ensures a minimum frame size, <i>n</i>. The minimum number of TxBDs is then (Tx FIFO Size ÷ (<i>n</i> + 4)) rounded up to the nearest integer (though the result cannot be less than three). The default Tx FIFO size is 192 bytes; this size is programmable.</li> </ul> |  |  |  |  |  |
| Table 17-9/Page 17-17      | Correct MIB block counters end addresses to IPSBAR + 0x12FF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Table 17-11/Page 17-19     | Add RMON_R_DROP with an IPSBAR Offset of 0x1280 and a description of 'Count of<br>frames not counted correctly'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Figure 17-26/Page 17-41    | Change EMRBR register address from "IPSBAR + 0x11B8" to "IPSBAR + 0x1188".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Section 20.5.13/Page 20-12 | Deleted reference to nonexistent CF bits in the figure and bit descriptions for the GPTFLG2 register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |

| Location                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                          |                            |                                         |                                   |           |  |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------|-----------------------------------------|-----------------------------------|-----------|--|--|
| Figure 23-18/Page 23-18          | Remove the two 16-bit divider blocks from timer input, as the divider is not available using external clock sources.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                          |                            |                                         |                                   |           |  |  |
| Section 23.5.1.2.2/Page<br>23-19 | Remove 16-bit divider from equation, as the divider is not available using external clock sources.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                          |                            |                                         |                                   |           |  |  |
| Section 25.5.8/Page 25-25        | hange end of last sentence from "and can be written by the host to '0'." to "and can be written by the host to '1'."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                          |                            |                                         |                                   |           |  |  |
| Table 25-17/Page 25-29           | Remove the following information from the BITERR and ACKERR descriptions as these fields are read only: "To clear this bit, first read it as a one, then write it as a one. Writing zero has no effect." (This is a rescindment of a previous documentation errata.) Change last sentence in ERRINT description from: "To clear this bit, first read it as a one, then write as a zero. Writing a one has no effect." to "To clear this bit, first read it as a one, then write a one. Writing a zero has no effect." Add the following information to the BOFFINT and WAKEINT descriptions: "To clear this bit, first read it as a one, then write it as a one. Writing zero has no effect." |                                                                          |                            |                                         |                                   |           |  |  |
| Table 25-17/Page 25-27           | Definition of bits ERRINT and BOFF<br>be bit 1, BOFFINT should be bit 2<br>zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                          |                            |                                         |                                   |           |  |  |
| Table 26-1/Page 26-5             | Change description field for DTOUT1 from "DMA timer 1 output / Port TD[3]" to "DMA timer 1 output / Port TD[2]"<br>Change description field for DTIN0 from "DMA timer 0 input / Port TD[3]" to "DMA timer 1 output / Port TD[1]"<br>Change description field for DTOUT0 from "DMA timer 0 output / Port TD[3]" to "DMA timer 1 output / Port TD[0]"                                                                                                                                                                                                                                                                                                                                           |                                                                          |                            |                                         |                                   |           |  |  |
| Table 30-12/Page 30-14           | Add the following note to the PBR[Ad <b>Note:</b> PBR[0] should always be load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                          |                            | n:                                      |                                   |           |  |  |
| Table 30-20/Page 30-35           | Change CSR's initial state to 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _0000.                                                                   |                            |                                         |                                   |           |  |  |
| Chapter 33                       | Add the following note:<br>"It is crucial during power-up that VDD never exceeds VDDH by more that ~0.3V. There<br>are diode devices between the two voltage domains, and violating this rule can lead to a<br>latch-up condition."                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                          |                            |                                         |                                   |           |  |  |
| Table 33-3/Page 33-3             | In the V <sub>OH</sub> and V <sub>OL</sub> entries, change to "I <sub>OH</sub> = -5.0mA" and "I <sub>OL</sub> = +2.0r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                          |                            | I <sub>OL</sub> specs                   | from "I <sub>OH</sub>             | = -2.0mA" |  |  |
| Table 33-8/Page 33-7             | In the PLL Electrical Specifications table, only specs for the 80MHz MCF5282 device were listed. Insert specs for the 66MHz device in the first 2 rows and also declare symbol $f_{sys(max)}$ , as shown below:                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                          |                            |                                         |                                   |           |  |  |
|                                  | Characteristic Symbol Min Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                          |                            |                                         |                                   |           |  |  |
|                                  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 66MHz                                                                    | 80MHz                      | Unit                                    |                                   |           |  |  |
|                                  | PLL Reference Frequency Range<br>Crystal reference<br>External reference<br>1:1 Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub><br>f <sub>ref_1:1</sub> | 2<br>2<br>33.33            | 8.33<br>8.33<br>66.66                   | 10.0<br>10.0<br>80                | MHz       |  |  |
|                                  | System Frequency <sup>1</sup><br>External Clock Mode<br>On-Chip PLL Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | f <sub>sys</sub>                                                         | 0<br>f <sub>ref</sub> / 32 | f <sub>sys(max)</sub><br>66.66<br>66.66 | f <sub>sys(max)</sub><br>80<br>80 | MHz       |  |  |

### Table 1. MCF5282UM Rev 2.3 Errata (continued)

| Location                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 33-8/Page 33-7       | Change EXTAL Input High Voltage (V <sub>IHEXT</sub> ) Crystal Mode minimum spec from "V <sub>DD</sub> - 1.0" to "V <sub>XTAL</sub> + 0.4".<br>Change EXTAL Input Low Voltage (V <sub>ILEXT</sub> ) Crystal Mode maximum spec from "1.0" to "V <sub>XTAL</sub> - 0.4".                                                                                                                                                                                                               |
| Section 33.13.1/Page 33-21 | Remove second sentence:<br>"There is no minimum frequency requirement."                                                                                                                                                                                                                                                                                                                                                                                                             |
| Section 33.13.2/Page 33-22 | Remove second sentence:<br>"There is no minimum frequency requirement."<br>Remove second paragraph as this feature is not supported on this device:<br>"The transmit outputs (ETXD[3:0], ETXEN, ETXER) can be programmed to<br>transition from either the rising or falling edge of ETXCLK, and the timing is the<br>same in either case. This options allows the use of non-compliant MII PHYs. Refer<br>to the Ethernet chapter for details of this option and how to enable it." |
| Table A-3/Page A-4         | The CSMR1 and CSCR1 register addresses are incorrect. They should be IPSBAR + 0x090 and IPSBAR + 0x096 respectively                                                                                                                                                                                                                                                                                                                                                                 |

#### Table 1. MCF5282UM Rev 2.3 Errata (continued)

# 2 Errata for Revision 2.1 & 2.2

### Table 2. MCF5282UM Rev 2.1 & 2.2 Errata

| Location        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 4-2/4-6  | Changed bit 23 from DIDI to DISI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Table 4-6/4-9   | Under 'Configuration' for 'Instruction Cache' the 'Operation' entry changed to "Invalidate 2 KByte data cache"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Table 4-6/4-9   | Under 'Configuration' for 'Data Cache' the 'Operation' entry changed to "Invalidate 2 KByte instruction cache"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Figure 6-3/6-6  | Changed bit 8 to write-only instead of read/write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Table 6-10/6-15 | Removed "selected by BKSL[1:0]" as these are internal signal names not necessary for<br>end-user.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Table 9-4/9-7   | In the table for MFD bit definition, footnote (1) equation should read:<br>$f_{sys} = \frac{f_{ref} \times 2(MFD + 2)}{2^{RFD}}; f_{ref} \times 2(MFD + 2) \le f_{sys(max)}; f_{sys} \le f_{sys(max)}$ Where $f_{sys(max)}$ is the maximum system frequency for the particular MCF5282 device (66MHz or 80MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10.3.2/10-8     | Add the following note: 'If an interrupt source is being masked in the interrupt controller<br>mask register (IMR) or a module's interrupt mask register while the interrupt mask in the<br>status register (SR[I]) is set to a value lower than the interrupt's level, a spurious interrupt<br>may occur. This is because by the time the status register acknowledges this interrupt,<br>the interrupt has been masked. A spurious interrupt is generated because the CPU<br>cannot determine the interrupt source. To avoid this situation for interrupts sources with<br>levels 1-6, first write a higher level interrupt mask to the status register, before setting the<br>mask in the IMR or the module's interrupt mask register. After the mask is set, return the<br>interrupt mask in the status register to its previous value. Since level seven interrupts<br>cannot be disabled in the status register prior to masking, use of the IMR or module<br>interrupt mask registers to disable level seven interrupts is not recommended.' |

| Location           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                   |              |             |        |      |  |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|--------|------|--|--|
| Chapter 17         | The maximum buffer size of the FEC is a being 2047 bytes with 2032 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | The maximum buffer size of the FEC is 2032 bytes. Replace any mention of the max size being 2047 bytes with 2032 bytes.                                           |              |             |        |      |  |  |
| Table 17-2/17-5    | In PALR/PAUR entry, delete "(only need                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | led for ful                                                                                                                                                       | I duplex flo | w control)" |        |      |  |  |
| Figure 17-23/17-39 | Change FRSR to read/write instead of read/wr | read-only.                                                                                                                                                        |              |             |        |      |  |  |
| 25.4.10/25-16      | Change CANICR to ICR <i>n.</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                   |              |             |        |      |  |  |
| Table 25-17/25-29  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Add the following information to BITERR and ACKERR descriptions: "To clear this bit, first read it as a one, then write it as a one. Writing zero has no effect." |              |             |        |      |  |  |
| Table 25-17/25-30  | Change bit ordering: ERRINT should be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e bit 2 and                                                                                                                                                       | d BOFFIN     | r should be | bit 1. |      |  |  |
| Table 25-19/25-32  | Change BUF <i>n</i> I field description from "To clear an interrupt flag, first read the flag as a one, then write it as a zero" to "To clear an interrupt flag, first read the flag as a one, then write it as a one."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                   |              |             |        |      |  |  |
| Chapter 33         | It is crucial during power-up that VDD never exceeds VDDH by more that ~0.3V. There are diode devices between the two voltage domains, and violating this rule can lead to a latch-up condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                   |              |             |        |      |  |  |
| Table 33-8/33-7    | In the PLL Electrical Specifications table, only specs for the 80MHz MCF5282 device were listed. Insert specs for the 66MHz device in the first 2 rows and also declare symbol f <sub>sys(max)</sub> , as shown below:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                   |              |             |        |      |  |  |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                   |              | Ма          | x      | 11   |  |  |
|                    | Characteristic S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Symbol                                                                                                                                                            | Min          | 66MHz       | 80MHz  | Unit |  |  |
|                    | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                   |              |             |        |      |  |  |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                   |              |             |        |      |  |  |

### Table 2. MCF5282UM Rev 2.1 & 2.2 Errata (continued)

# 3 Errata for Revision 2.0

#### Table 3. MCF5282UM Rev 2.0 Errata

| Location        | Description                                           |
|-----------------|-------------------------------------------------------|
| Table 33-8/33-9 | Reference to 'TA = TL to TH' was not deleted. Delete. |

### Table 4. MCF5282UM Rev 1.0 Errata

| Location      |                                                                                                                                                                           | Description                                                                                                                                                                                                                                                               |                                                                               |                       |             |  |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------|-------------|--|--|--|--|
| 1.1/1-1       | Change 'Real time debug support, with two user-visible hardware breakpoint registers'<br>To 'Real time debug support, with one user-visible hardware breakpoint register' |                                                                                                                                                                                                                                                                           |                                                                               |                       |             |  |  |  |  |
| Table 2-2/2-7 | level. Inter                                                                                                                                                              | Change the I field description to read: "Interrupt level mask. Defines the current interrupt level. Interrupt requests are inhibited for all priority levels less than or equal to the current level, except the edge-sensitive level 7 request, which cannot be masked." |                                                                               |                       |             |  |  |  |  |
| Table 5-1/5-2 | Replace the                                                                                                                                                               | description of PRI1                                                                                                                                                                                                                                                       | and PRI2 with the foll                                                        | owing:                |             |  |  |  |  |
|               |                                                                                                                                                                           |                                                                                                                                                                                                                                                                           | Description                                                                   |                       |             |  |  |  |  |
|               |                                                                                                                                                                           | If bit is set, DMA<br>ned according to the<br>PRI[1:2]                                                                                                                                                                                                                    | has priority. If bit is reso<br>ne following table.<br>Upper Bank<br>Priority | et, CPU has priority. | Priority is |  |  |  |  |
|               |                                                                                                                                                                           | 00                                                                                                                                                                                                                                                                        | DMA Accesses                                                                  | DMA Accesses          | -           |  |  |  |  |
|               |                                                                                                                                                                           | 01                                                                                                                                                                                                                                                                        | DMA Accesses                                                                  | CPU Accesses          |             |  |  |  |  |
|               |                                                                                                                                                                           | 10                                                                                                                                                                                                                                                                        | CPU Accesses                                                                  | DMA Accesses          |             |  |  |  |  |
|               | 11 CPU Accesses CPU Accesses                                                                                                                                              |                                                                                                                                                                                                                                                                           |                                                                               |                       |             |  |  |  |  |
|               | NOTE: The Motorola-recommended setting for the priority bits is 00.                                                                                                       |                                                                                                                                                                                                                                                                           |                                                                               |                       |             |  |  |  |  |
| Table 5-1/5-3 | register m                                                                                                                                                                | iust also be set to a                                                                                                                                                                                                                                                     | PV bit description: "The<br>allow dual port access t<br>Base Address Register | to the SRAM. For mo   |             |  |  |  |  |

| Location         | Description                          |            |                                                     |        |                              |                                                         |                    |                      |  |
|------------------|--------------------------------------|------------|-----------------------------------------------------|--------|------------------------------|---------------------------------------------------------|--------------------|----------------------|--|
| Figure 6-2/6-4   | Replace Figur                        | e 6-2, "CF | "CFM 512K Array Memory Map," with the figure below. |        |                              |                                                         |                    |                      |  |
|                  | 0x0007 FFFF                          |            |                                                     | רך     |                              | Logical B                                               | lock 1 (256 Kby    | /tes)                |  |
|                  | ▲                                    | 1          | Î                                                   |        | Flash Phys                   | ical Block 2                                            | Flash Phys         | ical Block 3         |  |
|                  |                                      |            |                                                     |        | 2H[31]                       | 2L[31]                                                  | 3H[31]             | 3L[31]               |  |
|                  |                                      |            |                                                     |        | I                            |                                                         |                    | I                    |  |
|                  |                                      |            |                                                     |        |                              |                                                         |                    |                      |  |
|                  |                                      | 1          | -                                                   | ļļ     | Memory<br>Array 2H           | Memory<br>Array 2L                                      | Memory<br>Array 3H | Memory<br>Array 3L   |  |
|                  | 0x0004 000C                          | 3H[1]      | 3L[1]                                               |        | 1                            |                                                         |                    |                      |  |
|                  | 0x0004 0008                          | 2H[1]      | 2L[1]                                               |        | 01.1501                      | 01.[0]                                                  | 01.1(0)            | 01.101               |  |
|                  | 0x0004 0004                          | 3H[0]      | 3L[0]                                               |        | 2H[0]                        | 2L[0]                                                   | 3H[0]              | 3L[0]                |  |
|                  | 0x0004 0000                          | 2H[0]      | 2L[0]                                               |        | L                            |                                                         |                    | J                    |  |
|                  | 0x0003 FFFF                          | 1          | ↑                                                   |        | r — — —                      | Logical B                                               | lock 0 (256 Kby    | /tes)                |  |
|                  | ↑                                    |            |                                                     |        |                              | ical Block 0                                            |                    | ical Block 1         |  |
|                  | Configuration Field<br>(0x0000 0400– |            |                                                     |        | 0H[31]                       | 0L[31]                                                  | 1H[31]             | 1L[31]               |  |
|                  | `0x0000_0417)                        |            |                                                     | 11     |                              |                                                         |                    |                      |  |
|                  |                                      |            |                                                     |        | Memory                       | Memory                                                  | Memory             | Memory               |  |
|                  | 0x0000 000C                          | 1H[1]      | 1L[1]                                               |        | Array 0H                     | Array 0L                                                | Array 1H           | Array 1L             |  |
|                  | 0x0000 0008                          | 0H[1]      | 0L[1]                                               | 11     | I                            |                                                         |                    |                      |  |
|                  | 0x0000 0004                          | 1H[1]      | 1L[1]                                               | 11     | I 0H[0]                      | 0L[0]                                                   | 1H[0]              | 1L[0]                |  |
|                  | 0x0000 0000                          | 0H[0]      | 0L[0]                                               | 11     |                              |                                                         |                    |                      |  |
|                  | -                                    |            |                                                     |        |                              |                                                         | h memory array     |                      |  |
|                  |                                      |            |                                                     |        | L                            | (16 bits wide × 32K)<br>ach physical block = 128 Kbytes |                    |                      |  |
|                  |                                      |            |                                                     |        |                              |                                                         | (32 bits           | s wide $\times$ 32K) |  |
|                  |                                      | Fig        | ure 6-2.                                            | CFM    | 512K Arra                    | y Memory                                                | Мар                |                      |  |
| Table 6-12/6-16  | Change value                         | for page e | erase verif                                         | y con  | mand to 0x0                  | 06.                                                     |                    |                      |  |
| Table 6-13/6-20  | Change value                         | for page e | erase verit                                         | y con  | nmand to 0x0                 | 06.                                                     |                    |                      |  |
| Table 8-3/8-5    | Add the follow                       |            |                                                     |        |                              |                                                         |                    |                      |  |
|                  |                                      |            |                                                     |        | to the SRAN<br>(RAMBAR)      |                                                         | information, s     | ee Section           |  |
| Figure 9-1/9-3   | Remove ÷ 2 fro                       |            |                                                     | gioto  | (                            | ·                                                       |                    |                      |  |
| 10.3.6/10-11     | Add this text to                     | the end o  | of the first                                        | parad  | graph: "If a s               | pecific interr                                          | upt request is     | completelv           |  |
|                  |                                      |            |                                                     |        |                              | and disabled                                            |                    | , - · - J            |  |
| 10.5/10-17       | Add the follow                       |            |                                                     |        |                              |                                                         |                    |                      |  |
|                  |                                      |            |                                                     |        | nerate a wa<br>be in the rar |                                                         | s, the wakeup      | mask value           |  |
| Figure 12-4/12-8 | Change CSCF                          |            |                                                     |        |                              | -                                                       |                    |                      |  |
| 13.5/13-15       | Remove final p                       |            |                                                     |        |                              |                                                         | MCE5282 d          | hes not have         |  |
| 15.5/15-15       | a bus monit                          |            | nepaia                                              | yıaprı | meonectry S                  |                                                         |                    | Jes not nave         |  |

### Table 4. MCF5282UM Rev 1.0 Errata (continued)

| Location                      | Description                                                                                                                                                                                                                                                              |                            |                                    |  |  |  |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------|--|--|--|--|
| Table 17-13/17-26             | Change encodings for bits 31–9 to:<br>0The corresponding interrupt source is masked.<br>1The corresponding interrupt source is not masked.                                                                                                                               |                            |                                    |  |  |  |  |
| Chapter 19                    | Change PIT1–PIT4 to PIT0–PIT3 throughout chapter. When a timer is referenced<br>individually, PIT1 should be PIT0, PIT2 should be PIT1, PIT3 should be PIT2, and PIT4<br>should be PIT3. Other chapters in the user's manual use the correct nomenclature:<br>PIT0–PIT3. |                            |                                    |  |  |  |  |
| 19.6.3/19-7                   | Change timeout period equation to the equation be                                                                                                                                                                                                                        | low.                       |                                    |  |  |  |  |
|                               | Timeout period = $\frac{PRE[3:0] \times (PM[15:0] + 1) \times 2}{system clock}$                                                                                                                                                                                          |                            |                                    |  |  |  |  |
| Figure 23-11                  | Change UISR bits 5–3 to reserved bits                                                                                                                                                                                                                                    |                            |                                    |  |  |  |  |
| 24.6.1/24-11                  | Change 'I2CR = 0xA' to 'I2CR = 0xA0.'                                                                                                                                                                                                                                    |                            |                                    |  |  |  |  |
| 32.2/32-7                     | Change 'When interfacing to 16-bit ports, the port C<br>be configured as general-purpose input/output (I<br>To 'When interfacing to 16-bit ports, the port C a<br>configured as general-purpose input/output (I/O)<br>Added additional device number order information t | /O)'<br>nd D pins and<br>' |                                    |  |  |  |  |
|                               | Table 32-2. Orderable Part Number                                                                                                                                                                                                                                        | ſS                         |                                    |  |  |  |  |
| Motorola<br>Part Number       | Description                                                                                                                                                                                                                                                              | Speed                      | Temperature                        |  |  |  |  |
| MCF5280CVF66                  | MCF5280 RISC Microprocessor, 256 MAPBGA                                                                                                                                                                                                                                  | 66.67 MHz                  | -40° to +85° C                     |  |  |  |  |
| MCF5280CVF80                  | MCF5280 RISC Microprocessor, 256 MAPBGA                                                                                                                                                                                                                                  | 80 MHz                     | -40° to +85° C                     |  |  |  |  |
| MCF5281CVF66                  | MCF5281 RISC Microprocessor, 256 MAPBGA                                                                                                                                                                                                                                  | 66.67 MHz                  | -40° to +85° C                     |  |  |  |  |
| MCF5281CVF80                  | MCF5281 RISC Microprocessor, 256 MAPBGA                                                                                                                                                                                                                                  | 80 MHz                     | -40° to +85° C                     |  |  |  |  |
| MCF5282CVF66                  | MCF5282 RISC Microprocessor, 256 MAPBGA                                                                                                                                                                                                                                  | 66.67 MHz                  | -40° to +85° C                     |  |  |  |  |
| MCF5282CVF80                  | MCF5282 RISC Microprocessor, 256 MAPBGA                                                                                                                                                                                                                                  | 80 MHz                     | -40 $^{\circ}$ to +85 $^{\circ}$ C |  |  |  |  |
|                               | Delete references to 'TA = TL to TH'.                                                                                                                                                                                                                                    |                            |                                    |  |  |  |  |
| Chapter 33                    |                                                                                                                                                                                                                                                                          |                            |                                    |  |  |  |  |
| Chapter 33<br>Table 33-1/33-1 | The Digital Input Voltage (VIN) absolute maximum r                                                                                                                                                                                                                       | ating should I             | be -0.3 to 6.0 V                   |  |  |  |  |

| Location          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 33-5/33-16 | Replace Figure 33-5, 'SDRAM Read Cycle' with the figure below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                   | $\begin{vmatrix} 0 &   1 &   2 &   3 &   4 &   5 &   6 &   7 &   8 &   9 &   10 &   11 &   12 &   13 &   \\ CLKOUT + & & & & & & & & & & & & & & & & & & $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                   | A[23:0] Row <sup>1</sup> X X X X Column     _ <del>X</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                   | $\overline{SRAS}   04 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14 +   14$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                   | $\overline{\text{DRAMW}}                                      $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                   | D[31:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                   | $\overline{\text{SDRAM}_{CS}[1:0]} \xrightarrow{(D6)} \xrightarrow{(D6)} \xrightarrow{(D4)} (D4)$ |
|                   | $\overline{BS}[3:0] \xrightarrow{I} 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                   | ACTV NOP READ NOP PRE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                   | <sup>1</sup> DACR[CASL] = 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                   | Figure 33-5. SDRAM Read Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Table 14-3/14-11  | Change 'Internal Pull-Up' column to pull-up indications in the table below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### Table 4. MCF5282UM Rev 1.0 Errata (continued)

Table 14-3. MCF5282 Signals and Pin Numbers Sorted by Function

| MAPBGA Pin  | Pin Functions        |           | Description | Primary                   | Internal<br>Pull-up |     |
|-------------|----------------------|-----------|-------------|---------------------------|---------------------|-----|
| WAP BOA PIN | Primary <sup>2</sup> | Secondary | Tertiary    | Description               | I/O                 | 1   |
|             |                      |           | Reset       |                           |                     |     |
| R11         | RSTI                 | _         | _           | Reset in                  | I                   | Yes |
| P11         | RSTO                 | —         | _           | Reset out                 | 0                   | —   |
| Clock       |                      |           |             |                           |                     |     |
| Т8          | EXTAL                |           |             | External clock/crystal in | I                   |     |

MCF5282 User's Manual Errata, Rev. 15

| Pin Functions               |                      |                | Description | Primary                    | Internal |                  |
|-----------------------------|----------------------|----------------|-------------|----------------------------|----------|------------------|
| WAFDUA FIII                 | Primary <sup>2</sup> | Secondary      | Tertiary    | - Description              | I/O      | Pull-up<br>1     |
| R8                          | XTAL                 |                | —           | Crystal drive              | 0        | —                |
| N7                          | CLKOUT               | _              | —           | Clock out                  | 0        | —                |
|                             | (                    | Chip Configura | ation/Mode  | Selection                  |          |                  |
| R14                         | CLKMOD0              | _              | _           | Clock mode select          | I        | Yes              |
| T14                         | CLKMOD1              | _              | _           | Clock mode select          | I        | Yes              |
| T11                         | RCON                 | -              | _           | Reset configuration enable | I        | Yes              |
| H1                          | D26                  | PA2            | _           | Chip mode                  | I/O      | _                |
| K2                          | D17                  | PB1            | _           | Chip mode                  | I/O      | _                |
| К3                          | D16                  | PB0            | _           | Chip mode                  | I/O      | _                |
| J4                          | D19                  | PB3            | _           | Boot device/data port size | I/O      | _                |
| K1                          | D18                  | PB2            | _           | Boot device/data port size | I/O      | _                |
| J2                          | D21                  | PB5            | _           | Output pad drive strength  | I/O      | _                |
|                             | E                    | xternal Memor  | y Interface | and Ports                  |          |                  |
| C6:B6:A5                    | A[23:21]             | PF[7:5]        | CS[6:4]     | Address bus                | 0        | Yes              |
| C4:B4:A4:B3:A3              | A[20:16]             | PF[4:0]        | _           | Address bus                | 0        | Yes              |
| A2:B1:B2:C1:<br>C2:C3:D1:D2 | A[15:8]              | PG[7:0]        |             | Address bus                | 0        | Yes              |
| D3:D4:E1:E2:<br>E3:E4:F1:F2 | A[7:0]               | PH[7:0]        |             | Address bus                | 0        | Yes              |
| F3:G1:G2:G3:<br>G4:H1:H2:H3 | D[31:24]             | PA[7:0]        |             | Data bus                   | I/O      | —                |
| H4:J1:J2:J3:<br>J4:K1:K2:K3 | D[23:16]             | PB[7:0]        | _           | Data bus                   | I/O      | _                |
| L1:L2:L3:L4:<br>M1:M2:M3:M4 | D[15:8]              | PC[7:0]        | _           | Data bus                   | I/O      | _                |
| N1:N2:N3:P1:<br>N5:T6:R6:P6 | D[7:0]               | PD[7:0]        | _           | Data bus                   | I/O      | _                |
| P14:T15:R15:R16             | BS[3:0]              | PJ[7:4]        | —           | Byte strobe                | I/O      | Yes              |
| N16                         | ŌE                   | PE7            | —           | Output enable              | I/O      | —                |
| P16                         | TA                   | PE6            | _           | Transfer acknowledge       | I/O      | Yes              |
| P15                         | TEA                  | PE5            | —           | Transfer error acknowledge | I/O      | Yes              |
| N15                         | R/W                  | PE4            | —           | Read/write                 | I/O      | Yes              |
| N14                         | SIZ1                 | PE3            | SYNCA       | Transfer size              | I/O      | Yes <sup>3</sup> |

### Table 14-3. MCF5282 Signals and Pin Numbers Sorted by Function (continued)

|                                  | Pin                  | Functions | Description  | Primary                        | Internal |                  |
|----------------------------------|----------------------|-----------|--------------|--------------------------------|----------|------------------|
| MAPBGA Pin                       | Primary <sup>2</sup> | Secondary | Tertiary     | - Description                  | I/O      | Pull-up<br>1     |
| M16                              | SIZ0                 | PE2       | SYNCB        | Transfer size                  | I/O      | Yes <sup>4</sup> |
| M15                              | TS                   | PE1       | SYNCA        | Transfer start                 | I/O      | Yes              |
| M14                              | TIP                  | PE0       | SYNCB        | Transfer in progress           | I/O      | Yes              |
|                                  |                      | Chi       | p Selects    |                                |          |                  |
| L16:L15:L14:L13                  | CS[3:0]              | PJ[3:0]   | —            | Chip selects 3-0               | I/O      | Yes              |
| C6:B6:A5                         | A[23:21]             | PF[7:5]   | CS[6:4]      | Chip selects 6-4               | 0        | Yes              |
|                                  |                      | SDRAI     | M Controlle  | r                              | 1        | 1                |
| H15                              | SRAS                 | PSD5      | _            | SDRAM row address strobe       | I/O      | _                |
| H16                              | SCAS                 | PSD4      | _            | SDRAM column<br>address strobe | I/O      | —                |
| G15                              | DRAMW                | PSD3      |              | SDRAM write enable             | I/O      | _                |
| H13:G16                          | SDRAM_CS[1:0]        | PSD[2:1]  |              | SDRAM chip selects             | I/O      | _                |
| H14                              | SCKE                 | PSD0      | _            | SDRAM clock enable             | I/O      | _                |
|                                  |                      | External  | Interrupts P | Port                           | 1        |                  |
| B15:B16:C14:C15:<br>C16: D14:D15 | IRQ[7:1]             | PNQ[7:1]  | —            | External interrupt request     | I/O      | —                |
|                                  |                      | E         | thernet      |                                |          |                  |
| C10                              | EMDIO                | PAS5      | URXD2        | Management channel serial data | I/O      | —                |
| B10                              | EMDC                 | PAS4      | UTXD2        | Management channel clock       | I/O      | —                |
| A8                               | ETXCLK               | PEH7      | _            | MAC Transmit clock             | I/O      | —                |
| D6                               | ETXEN                | PEH6      | _            | MAC Transmit enable            | I/O      | —                |
| D7                               | ETXD0                | PEH5      | _            | MAC Transmit data              | I/O      | —                |
| B11                              | ECOL                 | PEH4      | _            | MAC Collision                  | I/O      | —                |
| A10                              | ERXCLK               | PEH3      | _            | MAC Receive clock              | I/O      | _                |
| C8                               | ERXDV                | PEH2      |              | MAC Receive enable             | I/O      | —                |
| D9                               | ERXD0                | PEH1      |              | MAC Receive data               | I/O      | _                |
| A11                              | ECRS                 | PEH0      | _            | MAC Carrier sense              | I/O      | _                |
| A7:B7:C7                         | ETXD[3:1]            | PEL[7:5]  |              | MAC Transmit data              | I/O      | —                |
| D10                              | ETXER                | PEL4      |              | MAC Transmit error             | I/O      | —                |
| A9:B9:C9                         | ERXD[3:1]            | PEL[3:1]  | _            | MAC Receive data               | I/O      | _                |
| B8                               | ERXER                | PEL0      | —            | MAC Receive error              | I/O      | _                |

MCF5282 User's Manual Errata, Rev. 15

| Pin Functions   |                      |           | Description      | Primary                         | Internal |                  |
|-----------------|----------------------|-----------|------------------|---------------------------------|----------|------------------|
| MAPBGA Pin      | Primary <sup>2</sup> | Secondary | Tertiary         | <ul> <li>Description</li> </ul> | 1/0      | Pull-up<br>1     |
|                 |                      | FI        | exCAN            |                                 |          |                  |
| D16             | CANRX                | PAS3      | URXD2            | FlexCAN Receive data            | I/O      | —                |
| E13             | CANTX                | PAS2      | UTXD2            | FlexCAN Transmit data           | I/O      | _                |
|                 |                      | 1         | l <sup>2</sup> C |                                 | I        | 1                |
| E14             | SDA                  | PAS1      | URXD2            | I <sup>2</sup> C Serial data    | I/O      | Yes <sup>5</sup> |
| E15             | SCL                  | PAS0      | UTXD2            | I <sup>2</sup> C Serial clock   | I/O      | Yes <sup>6</sup> |
|                 | 1                    | 1         | QSPI             |                                 | I        |                  |
| F13             | QSPI_DOUT            | PQS0      | _                | QSPI data out                   | I/O      | —                |
| E16             | QSPI_DIN             | PQS1      | _                | QSPI data in                    | I/O      |                  |
| F14             | QSPI_CLK             | PQS2      | —                | QSPI clock                      | I/O      | —                |
| G14:G13:F16:F15 | QSPI_CS[3:0]         | PQS[6:3]  | —                | QSPI chip select                | I/O      | —                |
|                 |                      | l         | JARTs            |                                 |          |                  |
| R7              | URXD1                | PUA3      | _                | U1 receive data                 | I/O      |                  |
| P7              | UTXD1                | PUA2      | _                | U1 transmit data                | I/O      | —                |
| N6              | URXD0                | PUA1      | —                | U0 receive data                 | I/O      | —                |
| Τ7              | UTXD0                | PUA0      | —                | U0 transmit data                | I/O      | —                |
| C10             | EMDIO                | PAS5      | URXD2            | U2 receive data                 | I/O      | —                |
| B10             | EMDC                 | PAS4      | UTXD2            | U2 transmit data                | I/O      | —                |
| D16             | CANRX                | PAS3      | URXD2            | U2 receive data                 | I/O      | —                |
| E13             | CANTX                | PAS2      | UTXD2            | U2 transmit data                | I/O      | —                |
| E14             | SDA                  | PAS1      | URXD2            | U2 receive data                 | I/O      | Yes <sup>5</sup> |
| E15             | SCL                  | PAS0      | UTXD2            | U2 transmit data                | I/O      | Yes <sup>6</sup> |
| K16             | DTIN3                | PTC3      | URTS1/<br>URTS0  | U1/U0 Request to Send           | I/O      | -                |
| K15             | DTOUT3               | PTC2      | URTS1/<br>URTS0  | U1/U0 Request to Send           | I/O      | —                |
| K14             | DTIN2                | PTC1      | UCTS1/<br>UCTS0  | U1/U0 Clear to Send             | I/O      | -                |
| K13             | DTOUT2               | PTC0      | UCTS1/<br>UCTS0  | U1/U0 Clear to Send             | I/O      | -                |
| J16             | DTIN1                | PTD3      | URTS1/<br>URTS0  | U1/U0 Request to Send           | I/O      | -                |

|                 | Pi                   |                |                 | Description                   | Primary | Internal         |
|-----------------|----------------------|----------------|-----------------|-------------------------------|---------|------------------|
| MAPBGA Pin      | Primary <sup>2</sup> | Secondary      | Tertiary        | - Description                 | I/O     | Pull-up<br>1     |
| J15             | DTOUT1               | PTD2           | URTS1/<br>URTS0 | U1/U0 Request to Send         | I/O     | —                |
| J14             | DTIN0                | PTD1           | UCTS1/<br>UCTS0 | U1/U0 Clear to Send           | I/O     | —                |
| J13             | DTOUT0               | PTD0           | UCTS1/<br>UCTS0 | U1/U0 Clear to Send           | I/O     | —                |
|                 | •                    | General P      | urpose Tin      | ners                          |         |                  |
| T13:R13:P13:N13 | GPTA[3:0]            | PTA[3:0]       | _               | Timer A IC/OC/PAI             | I/O     | Yes              |
| T12:R12:P12:N12 | GPTB[3:0]            | PTB[3:0]       | _               | Timer B IC/OC/PAI             | I/O     | Yes              |
| N14             | SIZ1                 | PE3            | SYNCA           | Timer A synchronization input | I/O     | Yes <sup>3</sup> |
| M16             | SIZ0                 | PE2            | SYNCB           | Timer B synchronization input | I/O     | Yes <sup>4</sup> |
| M15             | TS                   | PE1            | SYNCA           | Timer A synchronization input | I/O     | Yes              |
| M14             | TIP                  | PE0            | SYNCB           | Timer B synchronization input | I/O     | Yes              |
|                 |                      | DM             | A Timers        |                               |         |                  |
| K16             | DTIN3                | PTC3           | URTS1/<br>URTS0 | Timer 3 in                    | I/O     | —                |
| K15             | DTOUT3               | PTC2           | URTS1/<br>URTS0 | Timer 3 out                   | I/O     | -                |
| K14             | DTIN2                | PTC1           | UCTS1/<br>UCTS0 | Timer 2 in                    | I/O     | —                |
| K13             | DTOUT2               | PTC0           | UCTS1/<br>UCTS0 | Timer 2 out                   | I/O     | —                |
| J16             | DTIN1                | PTD3           | URTS1/<br>URTS0 | Timer 1 in                    | I/O     | —                |
| J15             | DTOUT1               | PTD2           | URTS1/<br>URTS0 | Timer 1 out                   | I/O     | —                |
| J14             | DTINO                | PTD1           | UCTS1/<br>UCTS0 | Timer 0 in                    | I/O     | —                |
| J13             | DTOUT0               | PTD0           | UCTS1/<br>UCTS0 | Timer 0 out                   | I/O     | —                |
|                 | Quei                 | ed Analog-to-l | Digital Conv    | verter (QADC)                 |         | •                |
| Т3              | AN0                  | PQB0           | ANW             | Analog channel 0              | I/O     | _                |
| R2              | AN1                  | PQB1           | ANX             | Analog channel 1              | I/O     | _                |
| T2              | AN2                  | PQB2           | ANY             | Analog channel 2              | I/O     | _                |
| R1              | AN3                  | PQB3           | ANZ             | Analog channel 3              | I/O     | _                |

### Table 14-3. MCF5282 Signals and Pin Numbers Sorted by Function (continued)

MCF5282 User's Manual Errata, Rev. 15

| Table 14-3. MCF5282 Signals and Pin Numbers Sorted by Function (continued) |
|----------------------------------------------------------------------------|
|----------------------------------------------------------------------------|

|                 | Pin Functions        |               |             | Description                        | Primary | Internal         |
|-----------------|----------------------|---------------|-------------|------------------------------------|---------|------------------|
| MAPBGA Pin      | Primary <sup>2</sup> | Secondary     | Tertiary    | - Description                      | I/O     | Pull-up<br>1     |
| R4              | AN52                 | PQA0          | MA0         | Analog channel 52                  | I/O     |                  |
| T4              | AN53                 | PQA1          | MA1         | Analog channel 53                  | I/O     |                  |
| P3              | AN55                 | PQA3          | ETRIG1      | Analog channel 55                  | I/O     |                  |
| R3              | AN56                 | PQA4          | ETRIG2      | Analog channel 56                  | I/O     |                  |
| P4              | VRH                  | _             | —           | High analog reference              |         |                  |
| T5              | VRL                  | _             | —           | Low analog reference               | Ι       | —                |
|                 |                      | Debug and JTA | AG Test Por | t Control                          |         |                  |
| R9              | JTAG_EN              | _             | _           | JTAG Enable                        | I       | _                |
| P9              | DSCLK                | TRST          |             | Debug clock / TAP reset            | I       | Yes <sup>7</sup> |
| Т9              | TCLK                 | _             |             | TAP clock                          | I       | Yes <sup>7</sup> |
| P10             | BKPT                 | TMS           | _           | Breakpoint/TAP test mode select    | I       | Yes <sup>7</sup> |
| R10             | DSI                  | TDI           | _           | Debug data in / TAP data in        | I       | Yes <sup>7</sup> |
| T10             | DSO                  | TDO           | _           | Debug data out / TAP data out      | 0       |                  |
| C12:D12:A13:B13 | DDATA[3:0]           | PDD[7:4]      | _           | Debug data                         | I/O     |                  |
| C13:A14:B14:A15 | PST[3:0]             | PDD[3:0]      | _           | Processor status data              | I/O     |                  |
|                 |                      | 1             | Test        |                                    |         | 1                |
| N10             | TEST                 | _             |             | Test mode pin                      | I       | —                |
|                 |                      | Powe          | er Supplies |                                    |         |                  |
| R5              | VDDA                 | _             | _           | Analog positive supply             | I       | —                |
| P5:T1           | VSSA                 | _             | _           | Analog ground                      | I       | _                |
| P2              | VDDH                 | _             | _           | ESD positive supply                | I       | _                |
| N8              | VDDPLL               | _             | _           | PLL positive supply                | I       | —                |
| P8              | VSSPLL               | _             |             | PLL ground                         | I       | —                |
| A6:C11          | VPP                  | —             | _           | Flash (stress) programming voltage | ļ       | -                |
| A12:C5:D5:D11   | VDDF                 | —             | —           | Flash positive supply              | I       | —                |
| B5:B12:         | VSSF                 | —             | —           | Flash module ground                | I       | —                |
| N11             | VSTBY                |               |             | Standby power                      | I       | _                |

#### **Revision History**

| Table 14-3. MCF5282 Signals and Pin Numbers Sorted by | Function (continued) |
|-------------------------------------------------------|----------------------|
|-------------------------------------------------------|----------------------|

| MAPBGA Pin                                                                                                                | Pin Functions        |           |          | Description     | Primary | Internal     |
|---------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|----------|-----------------|---------|--------------|
|                                                                                                                           | Primary <sup>2</sup> | Secondary | Tertiary | - Description   | I/O     | Pull-up<br>1 |
| E6-E11:F5:F7-F10:<br>F12:G5:G6:G11:<br>G12:H5:H6:H11:<br>H12:J5:J6:J11:J12:<br>K5:K6:K11:K12:L5:<br>L7-L10:L12:<br>M6-M11 | VDD                  | _         | _        | Positive supply | 1       | _            |
| A1:A16:E5:E12:F6:<br>F11:G7-G10:H7-H10:<br>J7-J10:K7-K10:L6:<br>L11:M5:M12:T16                                            | VSS                  | _         | _        | Ground          | I       | _            |

NOTES:

- <sup>1</sup> Pull-ups are not active when GPIO functions are selected for the pins.
- <sup>2</sup> The primary functionality of a pin is not necessarily its default functionality. Pins that have GPIO functionality will default to GPIO inputs.
- <sup>3</sup> Pull-up is active only with the SYNCA function.
- $^4$   $\,$  Pull-up is active only with the SYNCB function.
- $^5$  Pull-up is active only with the SDA function.
- <sup>6</sup> Pull-up is active only with SCL function.
- <sup>7</sup> Pull-up is active when JTAG\_EN is driven high.

# 5 Revision History

Table 5 provides a revision history for this document.

#### Table 5. Revision History Table

| Rev. Number | Substantive Changes                                                                                                                                                                                                                                                                                                                      | Date of Release |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 0           | Initial release.                                                                                                                                                                                                                                                                                                                         | 07/2003         |
| 1           | Added page erase verify errata for Chapter 6, "ColdFire Flash Module (CFM)."                                                                                                                                                                                                                                                             | 09/2003         |
| 2           | <ul> <li>Added errata for UART interrupt status register.</li> <li>Added errata for PIT timer timeout equation.</li> <li>Added I2CR write errata.</li> <li>Added errata for 'Internal Pull-Up' column in 'MCF5282 Signals and Pin<br/>Numbers Sorted by Function' table.</li> <li>Added errata for "SDRAM Read Cycle' figure.</li> </ul> | 11/2003         |
| 3           | Added errata for Chapter 19. PIT1–PIT4 should be PIT0–PIT3.                                                                                                                                                                                                                                                                              | 01/2004         |
| 4           | <ul> <li>Added errata for spurious interrupt.</li> <li>Added errata for Table 33-8. Single instance of T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub> was overlooked in revision 2.0 of the manual. This instance has now been removed.</li> </ul>                                                                                       | 03/2004         |
| 5           | <ul> <li>Added errata for Section 25.4.10: change CANICR to ICR<i>n</i>.</li> <li>Added errata for BITERR and ACKERR field descriptions.</li> <li>Added errata for BOFFINT and ERRINT bit sequence.</li> <li>Added errata for BUF<i>n</i>I field description.</li> </ul>                                                                 | 03/2004         |

| Rev. Number | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                   | Date of Release |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 6           | <ul> <li>Added errata for Table 17-2</li> <li>Added errata for FRSR register diagram</li> </ul>                                                                                                                                                                                                                                                                                                                                       | 11/2004         |
| 7           | Added errata for Figure 4-2, Table 4-6, Figure 6-3, and Table 6-10                                                                                                                                                                                                                                                                                                                                                                    | 11/2004         |
|             | Added the below errata for MCF5282UM Rev 2.3                                                                                                                                                                                                                                                                                                                                                                                          |                 |
| 8           | <ul> <li>Added FEC max buffer size errata.</li> <li>Added VDD/VDDH power-up requirement.</li> <li>Added MFD bit definition footnote errata.</li> <li>Added PLL spec table entries for 66MHz device.</li> </ul>                                                                                                                                                                                                                        | 01/2005         |
| 9           | <ul><li>Added INTFRCL<i>n</i> figure errata.</li><li>Added BAM bit field example errata.</li></ul>                                                                                                                                                                                                                                                                                                                                    | 03/2005         |
| 10          | Added SDRAM NOP command errata.     Added UART clock source errata.                                                                                                                                                                                                                                                                                                                                                                   | 07/2005         |
| 11          | <ul> <li>Added PRI1/PRI2 text description errata.</li> <li>Added CSMR1/CSCR1 register address errata.</li> <li>Removed Table 23-5 errata that was added in revision 10 of this document, as it was incorrect. Only the internal UART clock source is prescaled by the 16-bit divider.</li> <li>Added 2 UART external clock source errata, removing the 16-bit divider from a figure and equation.</li> </ul>                          | 08/2005         |
| 12          | <ul> <li>Added core watchdog unable to reset the device errata.</li> <li>Added EMRBR register address errata.</li> <li>Added I<sub>OH</sub> and I<sub>OL</sub> errata.</li> </ul>                                                                                                                                                                                                                                                     | 12/2005         |
| 13          | <ul> <li>Added FlexCAN flag clearing mechanism errata in interrupt controller.</li> <li>Added FlexCAN ESTAT register description errata for various bits.</li> <li>Added ICR<i>nx</i> note regarding unique and non-overlapping level and priority definitions.</li> <li>Added DTOUT1, DTIN0, DTOUT0 description field errata in GPIO chapter.</li> <li>Added FEC MII transmit and receive specification section errata.</li> </ul>   | 08/2006         |
| 14          | <ul> <li>Deleted reference to nonexistent CF bits in the figure and bit descriptions for<br/>the GPTFLG2 register.</li> <li>Added RMON_R_DROP counter errata.</li> </ul>                                                                                                                                                                                                                                                              | 11/2006         |
| 15          | <ul> <li>Added various core, EMAC, cache, SRAM and debug chapter errata.</li> <li>Added V<sub>IH</sub> and V<sub>IL</sub> crystal mode spec changes.</li> <li>Added DACR<i>n</i>[CBM] field description note.</li> <li>Added FEC MIB counter memory map errata.</li> <li>Added "Duplicate Frame Transmission" section to FEC chapter.</li> <li>Added DMA SAA bit errata.</li> <li>Added global IACK register space errata.</li> </ul> | 05/2007         |

#### How to Reach Us:

Home Page:

www.freescale.com

E-mail: support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.© Freescale Semiconductor, Inc. 2007. All rights reserved.

MCF5282UMAD Rev. 15 05/2007