

# 8086/S100 CPU - INTERRUPT

5)

1-A (Copyright (C) 1981 TecMar Inc.)

#### INTRODUCTION

## 8086/S-100 CPU - INTERRUPT

The Tecmar 16 bit S-100 CPU-Interrupt board is based on the INTEL 8086 microprocessor and consists of the CPU with 8 levels of vectored interrupt and S-100 interface with extended addressing. The board complies with the proposed IEEE 16 bit S-100 protocol providing the ability to fetch and store two bytes at a time which effectively doubles the previous capacity of the bus. This board can access I/O devices (byte-at-a-time or wordat-a-time) through memory locations or I/O ports providing compatibility with conventional S-100 8080/280 systems. The board permits a one megabyte address space by utilizing a 20 bit address which is formed using the extended address protocol in the proposed standard for the S-100 bus allowing full use of the 8086.

The INTEL 8086 microprocessor is fully described in INTEL'S MCS-86<sup>TM</sup> User'S Manual. (Please refer to this since the information on the 8086 integrated circuit will not be repeated in this manual.) The primary features include eight 16 bit registers, hardware multiply and divide, hardware trace mode, and inherently position independent code via base registers. The 8086 machine language provides a 5 to 10 fold base increase in performance over the 8080. Assembly language programs for the 8080 can be easily translated into 8086 programs with approximately a factor of two increase in performance.

The CPU-Interrupt board can be used with 8-bit memory boards, but memory capable of 16-bit transfers will allow faster operation. The board has a power-on jump feature to FFFF0<sub>H</sub> where a monitor is provided (on the PROM-I/O board).

Depending upon the crystal installed, the system can be set up to operate at 4, 5, or 8 MHz.

The 8086 uses a full 16-bit address for I/O devices unlike the 8080 which duplicates the 8-bit I/O address on A15-A8 and A7-A0.

The board is shipped with all jumpers in a standard configuration but can easily be changed to take advantage of the optional features, such as the wait state generator.

(Copyright (C) 1981 TecMar Inc.) 2-A

#### FEATURES

# 8086/S-100 CPU - INTERRUPT

- 1) S-100 bus compatible
- 2) 16 bit microcomputer (8086)
- 3) 8 levels of vectored interrupt
- 4) Designed for operation at 4, 5, or 8 MHz
- 5) Compatible with conventional S-100 8080/Z80 boards
- 6) One megabyte address space
- 7) Full 16 bit address for I/O device
- 8) On-board regulators
- 9) Operates with 8259A vectored interrupt chip or from PINT (line 73) of S-100 bus.
- 10) Operates with 8 bit wide memory or 16 bit wide memory

# REQUIREMENTS

1) S-100 bus

2

(Copyright (C) 1981 TecMar Inc.)

3-A

#### FUNCTIONAL BLOCKS

## 8086/S-100 CPU - INTERRUPT

- Processor Timing: using a crystal oscillator, supply the processor clock (4,5, or 8 MHz) to the processor and the bus  $\emptyset_2$  line. Supply a 2 MHz peripheral timing clock to the bus. Provide power-on clear to the processor and bus and synchronize the reset to the processor. Synchronize the wait state generation with the clock (XRDY, PRDY AND CPU READY). This circuit is centered around the Intel 8284 clock generator chip.
- Bus Control: From the processor clock and the S0, S1, S2 signals provided by the processor, generate the S-100 bus status lines and the S-100 bus command/control lines, disabling them on the assertion of STAT DSB and C/C DSB respectively. Handle DMA request/grant timing. Provide timing and control signals to the rest of the board (ALE, PSYNC, DT/R, DEN, INTA, IORDC, AIOWC). Centered on an Intel 8288 bus controller chip.
- Vectored Interrupt: Based on the VIO-VI7 lines on the bus generate and vector interrupts to the 8086 processor (INT). Based on an 8259A priority interrupt chip.
- Data Path Control and Buffers: Using signals generated by the bus control section: Latch the address from ADO-Al9 and drive the address lines AO-Al9 on the bus, drive the 8086 AD inputs from the appropriate SlOO bus lines at the appropriate times, drive the bus from the 8086 AD outputs at the appropriate times. The address and data outputs to the bus may be disabled by ADD DSB and DO DSB respectively. The output depends on SIXTN rather than on the internally generated SXTRQ to avoid any problems which might arise from bus contention in the event of the failure of a 16-bit operation. This block is centered around a set of bidirectional bus transceivers and address latches.

(Copyright (C) 1981 TecMar Inc.)

4-A

I.C.'s associated with block diagram (See Component layout).

Type

8086-4

74LS05

74LS04 74367

74LS161

74LS08

8284

8288

74368

\_\_\_\_

Block ----

8086

1

4

Processor Timing

Bus Control

Vectored Interrupt

Data Path

74LS04 74LS100 16, 36 (DMA) 74LS10 33 74LS02 35 (DMA) 74LS175 34, 27 (DMA) 74367 17 25 (DMA) 74LS74 74LS136 11 (DMA) 2, 6 3, 4, 5 74LS05 74LS04 13 8259A make sure strap for interrupt source is correct 8282 7 14 1 5

I.C. #

-----

32

2

3,5

17

29

31

30

24

9, 10 4, 26 (DMA)

| 0202    | /, 14, 15 |
|---------|-----------|
| 74LS10  | 33        |
| 74LS04  | 4, 5, 18  |
| 74LS245 | 8, 39     |
| 74LS32  | 1, 23     |
| 74LS11  | 12        |
| 74164   | 19        |
| 74125   | 20        |
| 74LS00  | 21        |
| 74LS74  | 22        |
| 74LS08  | 28        |
| 74LS173 | 37        |
| 81LS95  | 38        |

(Copyright (C) 1981 TecMar Inc.) 5-A



#### HARDWARE OPERATION

## 8086/S-100 CPU - INTERRUPT

The reader of this section is cautioned that he is expected to be reasonably familiar with use of the 7400 series TTL and have reviewed the data sheets for the Intel 8086, 8282, 8284, 8286, 8288, and 8259A ICs in chapter 5 of the MCS-86 users' manual. He is also expected to have reviewed a copy of the proposed IEEE standard for the S-100 bus.

The first step in interfacing a processor to the S-100 bus is defining the exact meaning of each bus signal to be generated under all possible conditions. The second step is establishing what signals are available from the processor. A mapping is then defined to create those signals required at the processor and at the bus from those available at the bus and at the processor. The mapping must then be examined to ensure tha it places no unnecessary restrictions upon the operation of the processor or the bus and that it will in fact work even under worst-case conditions.

In order to conform with the proposed standard for the S-100 bus\*, the CPU card must generate the following signals:

| AL9 | DI7/DATA15 |       |
|-----|------------|-------|
| A18 | DI6/DATA14 |       |
| A17 | DI5/DATA13 | PHLDA |
| A16 | DI4/DATA12 | SM1   |
| A15 | DI3/DATA11 | SOUT  |
| Al4 | DI2/DATA10 | SINP  |
| A13 | DI1/DATA9  | SMEMR |
| A12 | DIO/DATA8  | SHLTA |
| All | DO7/DATA7  | SXTRQ |
| AlO | DO6/DATA6  | PSYNC |
| A9  | DO5/DATA5  | PWR   |
| 8A  | DO4/DATA4  | PDBIN |
| A7  | DO3/DATA3  | SINTA |
| A6  | DO2/DATA2  | SWO   |
| A5  | DO1/DATA1  |       |
| A4  | DOO/DATA0  |       |
| A3  |            |       |
| A2  |            |       |
| Al  |            |       |
| A0  |            |       |

\*See IEEE "Computer" magazine, March 1979, pp. 20-44.

(Copyright (C) 1981 TecMar Inc.) 7-A

In addition to those lines, the CPU card or front panel must generate certain timing signals. Since there is no front panel, the CPU must generate

| ø <sub>2</sub> | bus timing        |
|----------------|-------------------|
| CLOCK          | peripheral timing |
| MWRITE         | memoy write       |
| POC            | power-on clear    |

Besides the data lines  $(DO_7-DO_0 \text{ and } DI_7-DI_0)$ , the inputs to the CPU board from the S-100 bus are as follows:

| XRDY     | PRESET | VIO        |
|----------|--------|------------|
| STAT DSB |        | VII        |
| C/C DSB  |        | VI2        |
| ADD DSB  |        | <u>v13</u> |
| DO DSB   |        | VI4 ·      |
| SIXTN    |        | <u>V15</u> |
| PRDY     |        | V16        |
| PINT     |        | <u>v17</u> |
| PHOLD    |        |            |

in addition to the +8V and ground lines on the bus.

Based on the 8086 documentation, operating in "MAX" mode, the following signals are available (see pages 5-9 and 5-11 of the MCS-86 User's Manual).

| AD <sub>15</sub> -AD <sub>0</sub>                                            |
|------------------------------------------------------------------------------|
| A <sub>19</sub> , A <sub>18</sub> , A <sub>17</sub> , A <sub>16</sub><br>BHE |
| RD                                                                           |
| $\overline{s}_2, \overline{s}_1, \overline{s}_0$                             |
| $\overline{RQ}/\overline{GT}_0$ , $\overline{RQ}/\overline{GT}_1$            |
| LOCK                                                                         |
| Qs <sub>1</sub> , Qs <sub>0</sub>                                            |

(Copyright (C) 1981 TecMar Inc.) 8-A

And the 8086 requires the following inputs:

READY INTR TEST (tie low) RESET CLK

Adding an 8284 (I.C. 31) clock generator provides the following outputs:

| RESET         | (8086 | input) |
|---------------|-------|--------|
| CLK           | (8086 | input) |
| PCLK<br>READY | (8086 | input) |

and, the following inputs are required:



connect to 12, 15, or 24 MHz fundamental frequency crystal

TANK leave open for use with overtone mode crystals).  $F/\overline{C}$ tie low (input is from crystal, not EFI) tie low (unused input) EFI CSYNC tie low (unused multiprocessor sync facility) RDY2 AEN2 tie low **AEN1** tie high unused "alternate bus" ready line RDY1 tie low RES

Adding an 8288 (I.C. 44) bus controller provides the outputs (see <u>MCS-86 User's Manual</u>, pages 5-33).

MRDC

MWTC

AMWC

IORDC

IOWC

AIOWC

INTA

 $DT/\overline{R}$ 

DEN

(Copyright (C) 1981 TecMar Inc.) 9-A

MCE

ALE

requiring the inputs

 $\overline{S}_{0} \quad (\text{from 8086})$   $\overline{S}_{1} \quad (\text{from 8086})$   $\overline{S}_{2} \quad (\text{from 8086})$   $CLK \qquad (\text{from 8284})$   $\overline{AEN} \qquad (\text{tie low})$   $CEN \qquad (\text{tie high})$   $IOB \qquad (\text{tie low})$ 

Summarizing the required inputs, we have

INTR RDY2

RES

and the data input lines time multiplexed into AD<sub>15</sub>-AD<sub>0</sub>.

The 8086's complex scheme of addressing and intstruction look-ahead prohibits the use of a conventional front panel for altering memory, examining memory, or starting program execution at an arbitrary location as is done with IMSAI or Altair 8080-based S-100 systems. The convention used in the systems which have no front panel is a simple switch called "RESET" which when pressed connects line 75 of the bus ("PRESET") to ground and no other lights or switches. This scheme seems to be most reasonable for use in an 8086 system, and thus it is adopted. A software-based front panel could of course be designed with lights and switches as I/O devices under program control.

The most complicated part of the mapping between the 8086 and the S-100 bus is in the data paths. There are so many functions that the only reasonable way to list them is in a table.

(Copyright (C) 1981 TecMar Inc.) 10-A

| function                                                                              | data<br><u>source</u>               | data<br><u>destnation</u>                       |
|---------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------|
| 8-bit memory write or<br>8-bit I/O output to<br>an even numbered port<br>or location. | AD7-AD0                             | DO7-DO0 OK                                      |
| 8-bit memory write or<br>8-bit I/O output to<br>an odd numbered port<br>or location   | AD15-AD8                            | ро7-ро0 Х                                       |
| l6-bit memory fead or<br>l6-bit I/O output                                            | $AD_{15}-AD_{8}$<br>$AD_{7}-AD_{0}$ | $DI_7 - DI_0$<br>$DO_7 - DO_0$                  |
| 8-bit memory read or<br>8-bit I/O input from<br>even-numbered port<br>or location     | DI7-DI0                             | → AD <sub>7</sub> -AD <sub>0</sub>              |
| 8-bit memory read or<br>8-bit I/O input from<br>odd-numbered port or<br>location      | DI7-DI0                             | $\rightarrow$ AD <sub>15</sub> -AD <sub>8</sub> |
| l6-bit memory read or<br>l6-bit I/O input                                             | DI7-DI0<br>DO7-DO0                  | $AD_{15}-AD_{8}$<br>$AD_{7}-AD_{0}$             |
| l6-bit read<br>from 8-bit memory                                                      | DI7-DI0                             | AD7-AD0<br>AD15-AD8                             |
| l6-bit write to<br>8-bit memory                                                       | AD7-AD0<br>AD15-AD8                 | D07-D00                                         |
| interrupt acknowledge<br>8259A chip <u>not</u><br>installed                           | DI7-DI0                             | AD7-AD0                                         |
| interrupt acknowledge<br>8259A chip installed                                         | 8259A data<br>lines                 | AD7-AD0                                         |

These transfers are conceptually implemented as follows:

(Copyright (C) 1981 TecMar Inc.) 11-A



(Copyright (C) 1981 TecMar Inc.)

12-A

The transfers needed may be organized by destination.

| <u>destination</u> | Source                                      |  |  |
|--------------------|---------------------------------------------|--|--|
| DO                 | $AD_7 \cdots AD_0$<br>$AD_{15} \cdots AD_8$ |  |  |
| DI                 | AD <sub>15</sub> AD <sub>8</sub>            |  |  |
| AD7-AD0            | DI<br>DO<br>on board 8259A                  |  |  |
| AD15-AD8           | DI                                          |  |  |

The bus buffers will all be disabled when DO DSB is pulled low (for DMA), or when the 8259A is acknowledging an interrupt. The DIR inputs of the two transceivers are driven by the  $DT/\overline{R}$  line of the bus controller (8288).

The control lines for the drivers must now be considered. The IC's at the data bus interface are enabled as follows:

| IC 80 (DO <sub>0</sub> -DO <sub>7</sub> ):<br>Enabled for<br>8-bit write to even byte<br>16-bit read (even byte)<br>16-bit write (even byte)      | <u>Direction</u><br>8086 to bus<br>bus to 8086<br>8086 to bus |
|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| IC 39 (DI <sub>0</sub> -DI <sub>7</sub> ):<br><u>Enabled for</u><br>8-bit read from odd byte<br>16-bit read (odd byte)<br>16-bit write (odd byte) | <u>Direction</u><br>bus to 8086<br>bus to 8086<br>8086 to bus |

IC 15  $(DO_0 - DO_7)$ :

8-bit write to odd byte

IC 38 (DI<sub>0</sub>-DI<sub>7</sub>):

8-bit read from even byte (data is latched when A0 goes high on second half of 16 bit read from 8-bit memory.)

All of these IC's also require that DEN (from 8288) and  $\overline{\rm EN}$  (from 8259A) both be high for a transfer to take place.

(Copyright (C) 1981 TecMar Inc.) 13-A

The 16-bit transfer to/from 8-bit memory is accomplished by a circuit that detects the abscence of SIXTN when SXTRQ is active. If this happens, wait states are inserted while the circuit holds AO low for three clock periods and then holds AO high for the rest of the bus cycle (3 more clock periods). The transfer proceeds as if two memory operations were done back-to-back at the even and odd byte locations. The only difference is that the data from the even byte (IC 38) is latched while the odd byte is read and IC 38 is still enabled.



(Copyright (C) 1981 TecMar Inc.) 14-A

The details on the 8259 interrupt chip are given in its section later.

Now that the data paths are taken care of, the address path (naturally) comes next. Rather conventionally, this is:



Associated with this is the PHANTOM line circuitry. The extended address lines Al6-Al9 are or-ed and a true output causes the PHANTOM line (S-100 pin 67) to be pulled low (if PHANTOM jumper is in place) whenever memory is addressed above the lower 64K. This allows the use of RAM cards that only decode the A0-Al5 address lines in the lower 64K without conflict above this space.

(Copyright (C) 1981 TecMar Inc.) 15-A

Next, the required 8086/8284 inputs INTR, RDY1, and RES will be considered. (the 8259A's interrupt inputs are considered separately as well as the DMA request/grant sequence).

The interrupt line, PINT, can indirectly drive the INTR interrupt input of the 8086. However, if the 8259A interrupt chip is used, it must drive the INTR. To avoid noise problems (from disconnected inputs), a wired strap is used rather than an "OR" gate. The circuitry is simple:



come from the bus)

(connect here if 8259A installed)

The "ready" inputs from the bus drive the 8284`s (IC 31) RDY2 input. Both lines must be "ready" for the RDY1 line to be ready. Note that the 8284 has an "OR" between RDY1 and RDY2 so both inputs cannot be used.

Added to this is the optional wait state generator. This adds one wait state to every bus cycle in addition to any requested by the device being accessed. The circuit adds a one clock duration low on the RD2 line at the end of a low caused by another device (slow memory) or right after the PSYNC pulse if no other wait state is requested. The circuit is:



(Copyright (C) 1981 TecMar Inc.) 16-A The RES input of the 8284 (I.C. 31) remains. This input should provide power-on reset, reset in the event of momentary power failure, and reset when the bus PRESET line is brought low. A Schmitt trigger is provided on the 8284, so an R-C network is adequate for power-on detection with a delay of 0.2-0.5 sec. to allow the power supply to settle. A diode is added to discharge the capacitor in the event of momentary power failure. An open-collector gate serves to discharge (and hold low) the capacitor as PRESET is brought low. The complete circuit is:



The required output signals are divided into three groups, the command/control lines (PHLDA, PSYNC, PDBIN,  $\overline{PWR}$ ), the status lines (SMEMR, SINP, SMI, SOUT, SHLTA, SWO, SINTA, and SXTRQ), and the other lines ( $\beta_2$ , CLOCK, MWRITE, POC).

The command/control lines will be discussed first. The discussion of PHLDA is reserved for the DMA request/grant paragraph later. PSYNC is a positive-going pulse of one clock period duration at the beginning of a bus cycle. This is accomplished by latching ALE (from the 8282) on the rising edge of the system clock CLK (from one 8284). ALE is high for one rising CLK edge at the beginning of each cycle. PDBIN is asserted when either MRDC (8288) or IORC (8288) is asserted. PWR occurs with either AIOWC or AMWTC (8288). The schematic is shown on the next page.

(Copyright (C) 1981 TecMar Inc.) 17-A



The status lines are next. SMEMR (bus) is MRDC (8288). SINP (bus) is IORC (8288). SM 1 (bus) is decoded from  $\overline{S}_0$ ,  $\overline{S}_1$ ,  $\overline{S}_2$  (8086) (and this could not be decoded unless the 8086 were operating in "MAX" mode). Since  $\overline{S}_0$ ,  $\overline{S}_1$ , and  $\overline{S}_2$  are valid only at the falling edge ofALE, this output must be latched. SOUT (bus) is AIOWC (8288). SHLTA (bus) is derived from  $\overline{S}_0$ ,  $\overline{S}_1$ , and  $\overline{S}_2$  in much the same manner as SM1. SWO (bus) is asserted with either AIOWC (8288) or AMWTC (8288). SINTA (bus) is INTA (8288). SXTRQ (bus) is asserted for a cycle whenever both ADO and BHE are low when ALE falls. The schematic is thus:

(Copyright (C) 1981 TecMar Inc.) 18-A

10/17 for 88



This leaves the other signals;  $\emptyset_2$ , CLOCK, MWRITE, and POC.  $\emptyset_2$  is the processor clock, CLK. CLOCK is required to be a 2 MHz signal of 40-60% duty cycle. When a 4MHz 8086 is used, the PCLK output of the 8284 provides a suitable signal. When 5 MHz operation is desired, the OSC output of the 8284 (at 15 MHz) must somehow be divided to give 2 MHz. Clearly it is <u>not</u> possible to produce a symmetric waveform, but dividing by 8 with a reset every 15 pulses will produce a waveform which is shaped like this.



This can be done with one 74LS161 (or 163) counter as shown in the schematic . For 8MHz operation, the 74LS161 is used to divide the PCLK output by two. MWRITE poses a serious design problem. Either it can be treated in the older fashion and left always driving the bus as:



Or it can be treated as a status signal and disabled during a DMA hold sequence, as some later designs have done. If the memory (and memory-mapped I/O) designer avoids using this line, no problem will result. If no DMA devices are used the designs are equivalent. The latter design is selected for ease of implementation, and MWRITE is thus AMWTC. POC is the RESET (8284) line, which conveniently mirrors PRESET. We now have the schematic:



Next comes the DMA request/grant circuitry. It is necessary to generate a low-true pulse of one CLK cycle duration into the RQ/GTO pin of the 8086 upon receiving a PHOLD signal. When the processor responds with a low-true pulse through the <u>same</u> pin, PHLDA is asserted on the bus. When PHOLD is released, another low-true pulse must be generated into the pin. This circuitry will accomplish the task:



- (A) is PHOLD synchronized on the falling edge of the processor clock.
- (B) is (A) inverted and delayed one clock period; when high the master request pulse is over.
- (C) is the RQ/GTO pin of the 8086
- (D) is high when PHLDA is asserted or  $\overline{RQ}/\overline{GTO}$  is low.
- (E) is high when the master request pulse is done <u>and</u> either the CPU grant is being pulsed on RQ/GTO or PHLDA is already asserted.

(Copyright (C) 1981 TecMar Inc.) 21-A



See the relevant timing diagram on p. 5-17 of <u>Intel`s MCS-</u> <u>86<sup>TM</sup> User`s Manual</u>

Finally there is the optional 8259A priority interrupt controller chip and its associated circuitry. The EN First, what happens if the chip is not present? The  $\overline{EN}$  (8259A) line is pulled high by a pullup resistor to +5 volts and during the second INTA pulse the interrupt address is expected to be on the DI lines on the bus. The strap option for INTR (8086 output) was discussed earlier. The interrupt lines are derived from  $\overline{VI0} - \overline{VI7}$  on the bus; the data lines are connected to AD7-AD0 on the 8086. AIOWC (8288) drives WR (8259A), IORC (8288) drives RD CS is asserted when A0 and A2-A8 are all low (8259A). (I/O ports 0 and 2).Al (bus from 8282) drives A0 (8259A). Two consecutive even ports are chosen so that the data lines used by the 8086 will be the same for both. (These particular ports are those used by the INTEL DEMO-86 monitor ROM.) INTA (8288) drives INTA (8259A) INT (8259A) drives INTR (8086) directly, as directly. discussed before. EN (8259A) is used to disable the outputs of the multiplexers to  $AD_7-AD_0$  as discussed under data paths. The CAS lines are left open (consigning the 8259A to operate in buffered, non-cascaded mode) because their use would require the definition of additional bus lines.

(Copyright (C) 1981 TecMar Inc.) 22-A

.



(Copyright (C) 1981 TecMar Inc.)

Outside of mapping a series of logic equations into SSI logic and selecting bus drivers for the control signals, the design is now complete. Remaining is a check on power consumption and design of the on-board power supply, a timing check of the circuit to make sure that there are no ridiculously long delays in sending data to or taking data from the bus, and a system check to make sure that all of the individually designed circuits will work together.

Without going into the details of gate counts and individual worst case supply currents, the board will consume at most about 1,800 ma. This means that  $\underline{two}$  conventional 7805 regulators will have to be used if they are to regulate for the board. Adequate bypassing and decoupling are also necessary. Decoupling is accomplished by an 0.1 f ceramic disk capacitor across the power supply at the Vcc terminal of each package. Bypassing is inherent in the supply.

The timing check shows that at worst a 20 ns. delay is possible in read and write operations due to bus drivers on the card. This must be accounted for in specifying memory and I/O speed. (This assumes all 74LS parts).

The system check turns up an anomaly in the use of the 8288 bus controller in systems having "wait states". The 8288 bus controller cannot detect the occurence of a not ready condition (wait state) and will proceed as if said condition had not occurred. Since the 8288 is a static device, the clock into it can be gated to solve this problem as follows:



The gate delays are necessary to prevent glitching on the 8288's CLK input. Experimentally this circuit offers the largest margin against varying gate delays in either direction so that aging and temperature will have a minimum effect on its operation.

Electrical compliance with the S-100 standard is accomplished by the use of 74367 and 74368 bus drivers for the control signals and by making pullup resistors on the open collector bus lines  $5-10K\Omega$  to be well within the current limits. The 8282 and 74LS245 far exceed the drive capability requirement.

(Copyright (C) 1981 TecMar Inc.) 24-A







# 8086/S-100 BUS

| <u>I.C.#</u> | <u>PART</u> #     | COMPONENTS<br>OUANTITY PART TYPE AND NUMBER      |     |
|--------------|-------------------|--------------------------------------------------|-----|
| 1            | 74LS32            | 1 1N915 DIODE                                    |     |
| 2            | 74LS05            | $1 \qquad 100 \text{K} \Omega \text{ RESISTOR}$  |     |
| 3            | 74LS04            | $3 $ IK $\Omega$ RESISTORS                       |     |
| 4            | 74LS04            | $6 \qquad 4.7 \text{K} \Omega \text{ RESISTORS}$ |     |
| 5            | 74LS04            | 2 4.7K $\Omega$ RESISTOR NETWORKS                |     |
| 6            | 74LS05            | BOURNS#4310R-101-4/2                             |     |
| /            | 8282              | $29 \qquad 0.1 \mu f CERAMIC DECOUPLING$         |     |
| 8            | 74LS245           | CAPACITORS                                       |     |
| 9            | /4368             | 5 18µf TANTALUM CAPACITORS                       |     |
| 10           | 74368             | 15VWDC                                           |     |
|              | 74LS136           | L CRYSTAL                                        |     |
| 12           | /4LSII            | 12.0 MHz. for 4 MHz.                             | CPU |
| 13           | 8259A             | 15.0 MHZ. for 5 MHZ.                             | CPU |
| 14           | 8282              | 24.0 MHz. for 8 MHz.                             | CPU |
| 15           | 8282              | 2 7805 VOLTAGE REGULATORS                        |     |
| 16           | /4LS00            | 2 HEAT SINKS                                     |     |
| 1/           | 819/ or           | 74367 THERMALLOY#6107-14                         |     |
| 18           | 741504            |                                                  |     |
| 19           | 74104             |                                                  |     |
| 20           | 74125             | JUMPER CONNECTORS                                |     |
| 21           | 741500            |                                                  |     |
| 22           | 74LS74            |                                                  |     |
| 23           | 746532            |                                                  |     |
| 24           | 0200              | ۰.                                               |     |
| 25           | 745574            |                                                  |     |
| 20           | 741504            |                                                  |     |
| 27           | 7415175           |                                                  |     |
| 20           | 741508            | (for E MUL or O MUL )                            |     |
| 29           | 7415101           | (IOL D MHZ. OL 8 MHZ.)                           |     |
| 21           | 74LSU0<br>0204    |                                                  |     |
| 22           | 0204              |                                                  |     |
| 22           |                   |                                                  |     |
| 31           | 74LDLU<br>7410175 |                                                  |     |
| 35           |                   |                                                  |     |
| 35           | 741502            |                                                  |     |
| 27           | 74L000<br>7/10172 |                                                  |     |
| 38           |                   |                                                  |     |
| 30           | 741.9245          |                                                  |     |
| 23           | /410240           |                                                  |     |

(Copyright (C) 1981 TecMar Inc.) 28-A

#### 8086/S-100 CPU - INTERRUPT

Boards built and tested by Tecmar Inc. will have all jumpers in place for the processor speed purchased. The options will be set as follows:

- 1. 16 bit operation only
- 2. No wait state (except for 8 MHz boards which will
- have the wait state option selected
- 3. PHANTOM line driver not connected
- 4. 8259A vectored interrupt selected

No set-up is needed for these boards. If one desires to change this set-up or if the board was not built and tested by Tecmar, see the Jumper Summary that follows. If changing the processor speed, remember to change the crystal also; 12.000MHz crystal for 4MHz operation, 15.000 MHz for 5MHz or 24.000MHz for 8MHz. Also note that an 8086 chip will run at slower speeds than it is rated but not at faster speeds; i.e. don't expect to run an 8086-4 (4MHz version) at 8MHz.

(Copyright (C) 1981 TecMar Inc.)

29-A

## JUMPER SUMMARY

### 8086/S-100 CPU - INTERRUPT

There are nine jumper locations on the board that are used for setting the operating speed and selecting the optional features on the board. All illustrations of jumper placement are in the same orientation as on the parts placement diagram. See the diagram for position of jumpers.

NOTE: 530 means place the small jumper connector so that it connects (covers) the two jumper pins that are connected by the racking, the third pin will have nothing on it.

J1: <u>PHANTOM</u> jumper. Put a jumper here to cause the <u>PHANTOM</u> line (S-100 pin 67) to be pulled low whenever the CPU addresses memory above the lower 64K. This allows an older memory card with a 16-bit address to be used in the lower 64K (as long as the memoy cards also have a <u>PHANTOM</u> line connection). If there is no jumper here, the CPU card has no affect on <u>PHANTOM</u>.

J2: Selection of 8259A or PINT interrupt operation.

- A) 630 For operation with 8259A vectored interrupt chip
  - B) o 53 For operation of interrupts with the PINT line(S-100 pin 73)
- J3: Selection of the 16-bit transfers from 8-bit memory option.
  - A) 500 Jumper this way if all of system memory is 16 bits wide
  - B) o 5 3 Jumper this way if any of system memory is 8 bit only memory

J6: Selection of optional wait state.

- A) With jumper this way the CPU board will insert o a wait state, in <u>addition</u> to any wait state requested by the device being accessed, in every bus cycle. This is needed for 8 MHz operation or for use with very slow memory.
- B) With jumper this way no extra wait states will be added.

All other jumpers are for CPU speed selection and should not be changed unless the crystal is changed also (see system set-up).

- J4: This jumper is in for 5 or 4 MHz operation, out for 8 MHz.
- J5: This jumper is in for 8 MHz operation, out for 5 or 4 MHz.

(Copyright (C) 1981 TecMar Inc.) 30-A

- J7: This jumper is in for 5 MHz operation, out for 4 or 8 MHz.
- J8: 50 For 8 MHz operation 5 For 4 MHz operation No jumper for 5 MHz operation
- J9: 500 For 5 MHz operation For 8 MHz operation No jumper for 4 MHz operation

(Copyright (C) 1981 TecMar Inc.) 31-A

### TIMING REQUIREMENTS

## 8086/S-100 CPU - INTERRUPT

| Parameter                                                                         | <u>4MHz</u>     | <u>5MHz</u>    | 8MHz           |
|-----------------------------------------------------------------------------------|-----------------|----------------|----------------|
| read pulse                                                                        | 500ns           | 400ns          | 250ns          |
| address to read puls                                                              | 80ns            | 65ns           | 40ns           |
| write pulse width                                                                 | 500ns           | 400ns          | 250ns          |
| address to write pulse                                                            | 80ns            | 65ns           | 40ns           |
| worst-case minimum access<br>time from read strobe<br>worst-case write cycle time | 480ns<br>1000ns | 380ns<br>800ns | 230ns<br>500ns |

These timing requirements refer to memory <u>boards</u> not memory chips. The bus driver delays on the <u>board</u> will require chips to have access times that are around 50ns. faster than the board timing requirement.

These read and write times also apply to I/O devices -note that standard 8251A requires a read pulse of 250ns and a write pulse of 250ns with data setup of 150ns, so a write state is required on write operations. The standard 8255A requires a read pulse width of 300ns and a write pulse width of 400ns with a 100ns data setup time and 30ns hold time, so it requires a wait state also.

(Copyright (C) 1981 TecMar Inc.) 32-A

8086 CPU BUS TIMING WITH ONE WAIT STATE



(Copyright (C) 1981 TecMar Inc.) 33-A

#### CRITICAL TIMING SIGNALS

# 8086/S-100 CPU - INTERRUPT

Please observe that all signals are necessary to the oeration of the board; there are very few failures that will not "crash the system".

CLK processor clock - without this nothing will work (4, 5, or 8 MHz) also check this at pin 2 of the 8288 and look for glitches.

data path gating signals:

| DI bus: | OE<br>DIR<br>EN<br>STB  |     | I.C.<br>39<br>39<br>38<br>38 | Pin<br>19<br>1<br>9<br>11 | #    |           |
|---------|-------------------------|-----|------------------------------|---------------------------|------|-----------|
| DO bus: | OE<br>DIR<br>EN1<br>EN2 |     | 8<br>8<br>15<br>15           | 19<br>1<br>1<br>19        |      |           |
| Address | bus:                    | ŌĒ  | 7<br>14<br>37                | 9<br>9<br>1,2             |      |           |
|         |                         | ALE | 7<br>14<br>37<br>24          | 11<br>11<br>7<br>3        | (ALE | inverted) |

from bus: SIXTN (absence of this signal on 16-bit operations to 16-bit memory will cause the operation to fail).

Proper 8086 operation can be diagnosed by examining the outputs of the 8288 controller chip while single-stepping the processor and comparing them to the operations implied by the software.

FOR EXAMPLE SEE NEXT SECTION.

(Copyright (C) 1981 TecMar Inc.) 34-A

## DIAGNOSTIC AIDS

# 8086/S-100 CPU - INTERRUPT

The 8086 board set is fully static in that it can be single-cycled from the bus. Note however that only memory or I/O cycles may be extended to yield useful information on the bus. If a known program is being executed (i.e. a ROM monitor or bootstrap upon startup) the sequence of instruction fetches of data accesses as well as I/O operations may be observed with the use of:

- 1) A device to drive the XRDY (pin 3) line low from the time that PSYNC is high and  $\mathscr{B}_2$  (8086 clock) is low until a (debounced) pushbutton is depressed. It should be possible to disable this circuit by means of a double-throw toggle switch. These are the single cycle and run/stop switches respectively.
- 2) Some means for displaying the states of all the bus lines. If a lot of time is available, a logic probe will do. Otherwise, you will need a display panel which captures <u>every</u> line used on the bus.
- 3) A logic probe or clip-on display to show the logic states of all 37 signal lines on the 8086 chip itself, and on any other package desired.

The technique consists of resetting the processor while the run/stop switch is at "stop", and then examining the bus data, address, status, and control information for incorrect signals. If an incorrect signal is found, it should be traced back to the I.C. it originates at (for address signals, the 8282; data signals through the 74LS245's or the other two data buffers).

Bus cycles should be repeatedly examined until the program appears to execute correctly, having performed:

- 1) 16-bit memory read
- 8-bit memory read from an odd location (A0=1)
- 3) 8-bit memory read from an even location (A0=0)
- 4) 16-bit memory write
- 5) 8-bit memory write to an odd location (A0=1)
- 6) 8-bit memory write to an even location (A0=0)
- 7) I/O input operation
- 8) I/O output operation
- 9) 16-bit read from 8-bit memory (if 8-bit memory is present)

10) 16-bit write to 8-bit memory

(Copyright (C) 1981 TecMar Inc.) 35-A

If all those operations appear successful, the problem is probably either

- bus noise (are you using an active terminator card? Is the bus adequately shielded?)
- 2) bus signal risetime problem (do all your boards conform to the electrical portion of the proposed S-100 specification?)
- 3) bus contention (is another device dynamically driving the bus due to faulty address decoding logic or control logic?

In single-stepping a program, do not forget that the 8086 pre-fetches instructions. It is, therefore, necessary to keep track of where it should be going and <u>not</u> decide that you have a defective processor chip when instructions are fetched beyond a jump which should have been taken.

Here is an example taken from the first few instructions of the INTEL Demo-86 monitor:

|    | FFFFO     | JMP    | FF60:0  | OBC       | EA      | BC00     | 60FF       |  |
|----|-----------|--------|---------|-----------|---------|----------|------------|--|
|    | FF6BC     | CLI    |         |           | FA      |          |            |  |
|    | FF6BD     | MOV    | SS,CS:  | 00B8      | 2 E     | 8E 16    | 00B8       |  |
| ×  | FF6C2     | MOV    | SP,07C  | 0         | BC      | 07C0     |            |  |
|    |           | •      |         |           |         |          |            |  |
|    |           | •      |         |           |         |          |            |  |
|    |           | •      |         |           |         |          |            |  |
|    | FF6B8     | 1000   |         |           |         |          |            |  |
|    |           |        |         |           |         |          |            |  |
| Fj | irst cyc] | le:    |         |           |         |          |            |  |
|    | FFFFO     | DI=BC  | DO=EA   | SMEMR=1,  | SXTRQ=0 | , SMl=]  | , PDBIN=1  |  |
| Se | econd cyo | cle:   |         |           |         |          |            |  |
|    | FFFF2     | DI=60  | DO=00   | 11        | H       | n        | n          |  |
| Tł | nird cycl |        |         |           |         |          |            |  |
|    | FFFF4     | DI=XX  | DO = FF | n         | n       | 17       | n          |  |
| iı | nsert pos | ssible | additio | nal fetch | cycle a | at FFFF6 | 5          |  |
| Ne | ext cycle | e:     |         |           |         |          |            |  |
|    | FF6BC     | DI=2E  | DO=FA   | SMEMR=1,  | SXTRQ=0 | , SMl=]  | L, PDBIN=1 |  |
|    |           |        |         |           |         |          |            |  |

And so on.

Please note that in order to implement this debugging technique, an intimate knowledge of the hardware and a listing of the software, a well as special hardware is required. Conventional 8080 front panels will <u>not</u> work and may damage the 8086 board set if their use is attempted.

In the example given above, assume that on a memory read operation the correct information is found on the bus, but the processor acts as if it had received incorrect data (i.e. jumps into nonexistent memory). In this cae, reset the processor again and compare the data signals at the processor pins AD15 to AD0 with the apropriate  $DI_7$  to  $DI_0$  and  $DO_7$  to  $DO_0$  signals respectively.

(Copyright (C) 1981 TecMar Inc.) 36-A

If they are not the same at, say, bit 3 (i.e.  $DO_3$  is not the same as  $AD_3$ ), trace the  $DO_3$  signal into pin 15 of IC8 (74LS245), verify that it is the same at pin 5 and at pin 13 of the 8086. The location of the failure must then be in the node which first has an incorrect signal (such as a shorted of broken trace) or in the device driving that node (i.e. bad IC) or in a device receiving data from that node (i.e. bad IC shorting input to +5 or ground).

(Copyright (C) 1981 TecMar Inc.) 37-A

2.2

#### LIMITATIONS

 Due to the complex nature of the 8086 addressing scheme it is essentially infeasible to implement a front panel in the manner done on the IMSAI and ALTAIR machines.

The reset, run/stop, and single-step features of those front panels as well as a bus display (the address, data, and status lights) can be implemented in a manner similar to those front panels with the addition of status display lights on SXTRQ and SIXTN.

Altering memory could be accomplished through the use of a DMA scheme, but starting program execution at a particular point would be completely infeasible from a front-panel-like device.

Therefore, it is recommended that the machine be set up with a terminal-oriented monitor. It has a poweron jump feature (to fixed address FFFFOH) and a simple monitor is available from INTEL in a pair of 2616 PROMs.

A front panel effect could also be achieved by storing in ROM a program to treat a set of lights and switches as I/O devices and emulate a front panel, but that implementation sacrifices the ability to single-step a program.

 The 8086 system for the S-100 bus meets all of the requirements for a bus master outlined in the proposed standard published in the March 1979 IEEE Computer magazine, except that it is faster.

It uses no lines that are specified as undefined or reserved for future use. It also does not use the STVAL (status valid) line which was not well defined in the proposed standard and is not even needed since the status lines are valid immediately following the PSYC pulse.

It drives the following lines which are not considered type "M" (master) signals:

| Ø2     | 24 |   |          |    |      |     |     |
|--------|----|---|----------|----|------|-----|-----|
| CLOCK  | 49 |   |          |    |      |     |     |
| MWRITE | 68 | - | disabled | by | STAT | DSB | low |
| POC    | 99 |   |          |    |      |     |     |

(Copyright (C) 1981 TecMar Inc.) 38-A

The CPU card treats PRESET (75) as an open-collector input (or momentary normally-open switch to ground) and emits a low on the POC line when that input is asserted exactly as if the power had just been turned on.

The **PINT** line is ignored by the CPU if the vectored interrupt option is instaled on the CPU card. (See jumper summary).

Note that the response to the INTA signal by the interrupt controller or interupting device for the 8086 is ENTIRELY different from the response on an 8080 system. (The 8086 requires that a one-byte interrupt type be put on the bus, whereas the 8080 requires than an instruction be put onto the bus.) For this reason the use of the vectored interrupt option on the CPU card is recommended whenever interrupts are to be used.

The system presently runs on a  $\emptyset_2$  clock of 5 MHz as the standard. The system can also be used with 4 or 8 MHz 8086's, but at 8MHz this is faster than the S-100 standard indicates. To run at 8 MHz the wait state option will have to be used as there will probably not be very many devices in the system that can run that fast. The wait state option will slow bus operations down to a reasonable speed while allowing internal 8086 operations to proceed at 8 MHz. Devices which use the  $\emptyset_2$  clock as a timing base for external operations assuming that it is 2MHz should be modified to use the CLOCK (49) signal which is 2MHz. Note: in 5 MHz systems the CLOCK signal will not be symmetrical.

Note that unlike the 8080, the 8086 does not duplicate the 8-bit I/O address on Al5-A8 and A7-A0, but rather uses a full 16-bit address for I/O devices. I/0 mapped boards accessing lines Al5 through A8 as substitutes for A7 through A0 will need to be addressed differently in software as opposed to the way they were on the 8080. The extended address bits are all zero for an I/O operation.

(Copyright (C) 1981 TecMar Inc.) 39-A