

# Series ACPC8630/8635 Industrial I/O Pack CompactPCI Bus Non-Intelligent Carrier Board

# **USER'S MANUAL**

## **ACROMAG INCORPORATED**

30765 South Wixom Road P.O. BOX 437

Wixom, MI 48393-7037 U.S.A. Tel: (248) 624-1541

Fax: (248) 624-9234

Copyright 2001, Acromag, Inc., Printed in the USA. Data and specifications are subject to change without notice.

8500-675-B10B010

The information contained in this manual is subject to change without notice. Acromag, Inc. makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Further, Acromag, Inc. assumes no responsibility for any errors that may appear in this manual and makes no commitment to update, or keep current, the information contained in this manual. No part of this manual may be copied or reproduced in any form, without the prior written consent of Acromag, Inc.

| Tab   | le of Contents                                                  | Page     |
|-------|-----------------------------------------------------------------|----------|
| 1.0   | GENERAL INFORMATION                                             | 2        |
|       | KEY ACPC8630/8635 FEATURES                                      | 2        |
|       | CompactPCI BUS INTERFACE FEATURES                               | 3        |
|       | SIGNAL INTERFACE PRODUCTS                                       | 3        |
|       | IP MODULE ACTIVEX CONTROL SOFTWARE                              | 4        |
| 2.0   | PREPARATION FOR USE                                             | 4        |
|       | UNPACKING AND INSPECTION                                        | 4        |
|       | CARD CAGE CONSIDERATIONS                                        | 4        |
|       | BOARD CONFIGURATION                                             | 4        |
|       | Interrupt Configuration                                         | 4        |
| (     | CONNECTORS                                                      | 4        |
|       | Carrier Front Field I/O Connectors (IP modules A, B)            | 5        |
|       | Carrier Rear Field I/O Connectors (IP modules A, B)             | 5        |
|       | CompactPCI BUS Connections (J1)                                 | 5        |
|       | IP Field I/O Connectors (IP modules A, B)                       | 5        |
|       | IP Logic Interface Connectors (IP modules A, B)                 | 6        |
|       | DATA TRANSFER TIMINGFIELD GROUNDING CONSIDERATIONS              | 6        |
| 2 0   |                                                                 | 6<br>6   |
| 3.0   | PROGRAMMING INFORMATION  CompactPCI Configuration Address Space | 7        |
|       | Configuration Transactions                                      | 7        |
|       | Configuration Registers                                         | 7        |
|       | MEMORY MAP                                                      | 7        |
|       | Carrier Board Status Register                                   | 8        |
|       | IP Interrupt Pending Register                                   | 9        |
|       | IP Module Interrupt Space                                       | 9        |
|       | IP Module ID Space                                              | 9        |
|       | IP Module I/O Space                                             | 9        |
|       | GENERATING INTERRUPTS                                           | 9        |
|       | Sequence of Events for an Interrupt                             | 9        |
| 4.0   | THEORY OF OPERATION                                             | 10       |
|       | CARRIER BOARD OVERVIEW                                          | 10       |
|       | CompactPCI BUS Interface                                        | 10       |
|       | Carrier Board Registers                                         | 10       |
|       | IP Logic Interface                                              | 10       |
|       | Carrier Board Clock Circuitry                                   | 10       |
|       | CompactPCI Interrupter                                          | 10       |
|       | Power Failure Monitor                                           | 10       |
|       | Power Supply Fuses                                              | 11       |
|       | Power Supply Filters                                            | 11       |
| 5.0   | SERVICE AND REPAIR                                              | 11       |
|       | SERVICE AND REPAIR ASSISTANCE                                   | 11       |
|       | PRELIMINARY SERVICE PROCEDURE                                   | 11       |
| 6.0   | SPECIFICATIONS                                                  | 11       |
|       | PHYSICAL SPECIFICATIONS                                         | 11       |
|       | CompactPCI BUS COMPLIANCEINDUSTRIAL I/O PACK COMPLIANCE         | 12       |
|       | ENVIRONMENTAL                                                   | 12<br>12 |
|       | LINVINONIVIENTAL                                                | 12       |
| A D.F | ENDIV                                                           | 40       |
| APF   | PENDIX                                                          | 13       |
|       | DRAWINGS                                                        | Page     |

4501-875 ACPC8630/8635 IP LOCATIONS.....

| 4501-876 IP MECHANICAL ASSEMBLY DRAWING           | 15 |
|---------------------------------------------------|----|
| 4501-877 ACPC8630/8635 BLOCK DIAGRAM              | 16 |
| 4501-890 Model 5028-372, SCSI-2 to CHAMP 0.8mm    | 16 |
| Cable, Shielded                                   |    |
| 4501-891 Model 5028-372, SCSI-2 Termination Panel | 17 |
| 4501-883 Model TRANS-C100, Transition Module      | 17 |
| 4501-462 Model 5025-550-x, Cable (Non-shielded)   | 18 |
| 4501-463 Model 5025-551-x, Cable (Shielded)       | 18 |
| 4501-464 Model 5028-552, Termination Panel        | 19 |

## **IMPORTANT SAFETY CONSIDERATIONS**

It is very important for the user to consider the possible adverse effects of power, wiring, component, sensor, or software failures in designing any type of control or monitoring system. This is especially important where economic property loss or human life is involved. It is important that the user employ satisfactory overall system design. It is agreed between the Buyer and Acromag, that this is the Buyer's responsibility.

## 1.0 GENERAL INFORMATION

The ACPC8630/8635 card is a Compact Peripheral Component Interconnect (CompactPCI) bus card and a carrier for the Industrial I/O Pack (IP) mezzanine board field I/O modules. The carrier board provides a modular approach to system assembly, since each carrier can be populated with any combination of analog input/output, digital input/output, communication, etc. IP modules. Thus, the user can create a board which is customized to the application. This saves money and space - a single carrier board populated with IP modules may replace several dedicated function CompactPCI bus boards. The ACPC8630/8635 non-intelligent carrier board provides impressive functionality at low cost.

The ACPC8630 and ACPC8635 models are available in the standard CompactPCI bus 3U size. Up to two IP modules are supported by the ACPC8630/8635 carriers. Acromag provides two options for field I/O access to the IP modules. The ACPC8630 supports front I/O access and the ACPC8635 supports rear I/O access to the IP modules.

| MODEL     | Field I/O<br>Access Port | Supported IP Slots | Operating<br>Temperature<br>Range |
|-----------|--------------------------|--------------------|-----------------------------------|
| ACPC8630  | Front                    | 2(A,B)             | 0 to +70°C                        |
| ACPC8630E | Front                    | 2(A,B)             | -40 TO +85°C                      |
| ACPC8635  | Rear                     | 2(A,B)             | 0 to +70°C                        |
| ACPC8635E | Rear                     | 2(A,B)             | -40 TO +85°C                      |

## **KEY ACPC8630/8635 FEATURES**

- PCI Specification Version 2.1 and PICMG 2.0, R2.1 Compliant Slave Carrier - Provides a CompactPCI bus interface to control and communicate with industry standard IP modules.
- Interface for Two IP Modules Provides an electrical and mechanical interface for up to two industry standard IP modules. IP Modules are available from Acromag and other vendors in a wide variety of Input/Output configurations to meet the needs of varied applications.

- Plug-And-Play CompactPCI bus Carrier The carrier card contains standard CompactPCI bus configuration memory.
   Upon power-up the system auto-configuration process assigns the carrier's base address in memory space.
- Plug-And-Play Interrupt Support The personal computer system software will allocate one interrupt line to the carrier. The carrier's interrupt pending register can be used to quickly identify IP module pending interrupts.
- Supports Two Interrupt Channels per IP Up to two interrupt requests are supported for each IP. Additional registers are associated with each interrupt request for control and status monitoring.
- Full IP Register Access Makes maximum use of logically organized programmable registers on the carrier boards to provide for easy configuration and control of IP modules.
   Supports accesses to IP input/output, interrupt, and ID ROM data spaces. No hardware jumper settings are required on the carrier board
- IP Module Access Time Out Allows access to empty IP slots without system failure. If the IP module accessed does not respond within 32u seconds the bus access is terminated without system failure. This allows each IP slot to be probed to determine if an IP is installed. A control register bit will be set and/or issue of an interrupt request will be made to indicate IP module time out access has occurred.
- LED Indicators Simplify Debugging Front panel LED's are dedicated to each IP module to give a visual indication of successful IP accesses.
- Rear Backplane I/O Access for Model ACPC8635 Rear backplane connector J2 provides access to field I/O signals.
   Front Panel I/O Access for Model ACPC8630 - Front panel access to field I/O signals is provided via two 50-pin connectors. A separate connector is provided for each IP module.
- Supervisory Circuit for Reset Generation A
  microprocessor supervisor circuit provides power-on, poweroff, and low power detection reset signals to the IP modules
  per the IP specification.
- Individually Filtered Power Filtered +5V, +12V, and -12V DC power is provided to the IP modules via passive filters present on each supply line serving each IP. This provides optimum filtering and isolation between the IP modules and the carrier board and allows analog signals to be accurately measured or reproduced on IP modules without signal degradation from the carrier board logic signals.
- Individually Fused Power Fused +5V, +12V, and -12V DC power is provided. A fuse is present on each supply line serving each IP module.
- ESD Strip on ACPC8630/8635 Board The ACPC8630/8635 board has been designed to provide electrostatic discharge (ESD) capability by using an ESD strip on the board per ANSI/VITA 1.1-1997 and IEEE1101.10.
- Injector/Ejector Handle The ACPC8630/8635 uses a
  modern injector/ejector handle, which pushes the board into
  the rack during installation and has a positive self-locking
  mechanism so it cannot be unlocked accidentally. This handle
  is fully IEEE 1101.10 compliant and is needed to give leverage
  to install and remove the board.
- EMC Front Panel The ACPC8630/8635 uses the preferred EMC front panel per IEEE 1101.10 specification.
- 5 Volt CompactPCI Keying The ACPC8630/8635 implements a keying mechanism to differentiate 5V or 3.3V signaling operation. This board uses 5V signaling operation. The key is inserted into the J1 connector. (Key Color: Brilliant Blue)
- ActiveX Control Software is Available Acromag provides
   Object Linking and Embedding (ActiveX) controls software for
   Windows 95, 98, ME, 2000 and NT<sup>TM</sup>. This software (Model

IPSW-OLE-PCI, MSDOS format) provides individual ActiveX controls that allow IP modules and Acromag personal computer carriers to be easily integrated into Windows application programs, such as Visual C++, Visual Basic, Borland C++ Builder<sup>TM</sup>, Microsoft® Office 97® applications, and others.

## CompactPCI BUS INTERFACE FEATURES

- Slave Module- All read and write accesses are implemented as either a 32-bit, 16-bit or 8-bit single data transfer.
- Immediate Disconnect on Read The CompactPCI bus will immediately disconnect after a read. The read data is then stored in a read FIFO. Data in the read FIFO is then accessed by the CompactPCI bus when the read cycle is retried. This allows the CompactPCI bus to be free for other system operations while the read data is moved to the read FIFO.
- Interrupt Support CompactPCI bus INTA# interrupt request is supported. All IP module interrupts are mapped to INTA#. Carrier board software programmable registers are utilized as interrupt request control and status monitors.

#### SIGNAL INTERFACE PRODUCTS

(See Appendix for more information on compatible products)

This IP carrier board will mate directly to all industry standard 8 MHz IP modules. Acromag provides the following interface products (all connections to field signals are made through the carrier board and transition module which passes them to the individual IP modules):

#### Cables:

Model 5028-372 (SCSI-2 to CHAMP 0.8mm Cable, Shielded): Round shielded cable, 50-wires (SCSI-2 male connector at one end and a CHAMP 0.8mm plug connector at the other end). The cable is used to connect Model 5028-378 SCSI-2 termination panel to the ACPC8630(E) board. This cable is used for front I/O only.

Model 5025-551-X (Shielded Cable) or Model 5025-550-X (Non-Shielded Cable): A Flat 50-pin cable with female connectors at both ends for connecting Model 5025-552 termination panel to the TRANS-C100 Transition Module. The unshielded cable is recommended for digital I/O, while the shielded cable is recommended for optimum performance with precision analog I/O applications. These cables are used for rear I/O only in conjunction with the ACPC8635(E) and the TRANS-C100.

## **Termination Panel:**

Model 5028-378 SCSI-2 Termination Panel: DIN-rail mountable panel provides 50 screw terminals for universal field I/O termination. Connects to Acromag ACPC8630(E) board using SCSI-2 to CHAMP 0.8mm Cable, Shielded (Model 5028-372).

Model 5025-552: DIN-rail mountable panel provides 50 screw terminals for universal field I/O termination. Connects to Acromag ACPC8635(E) board using the TRANS-C100 and flat ribbon cables (Model 5025-550-X or 5025-551-X).

## **CompactPCI Transition Module:**

Model TRANS-C100: This module plugs into the rear backplane directly behind the ACPC8635(E) carrier board. The field I/O connections are made through the backplane to the J2 connector of the carrier board and then routed to a 100 pin header (male ) condo connector, P1, on the transition module (marked IP module slots "A through B") for rear exit from the card cage. This module is available for use in card cages which provide rear exit for I/O connections via 80 mm wide transition modules (transition modules can only be used in card cages specifically designed for them). It is a single-height (3U), singleslot module and adheres to the CompactPCI mechanical dimensions and IEEE Standard (1101.11-1998), with a printed circuit board depth of 80mm, which is a standard transition module depth. The transition module connects to Acromag Termination Panel (Model 5025-552) using 50-pin Flat Ribbon Cable, Non-Shielded (Model 5025-550-x) or 50-pin Flat Ribbon Cable, Shielded (Model 5025-551-x) to the rear of the card cage, and to ACPC8635(E) boards within the card cage.

## IP MODULE ActiveX CONTROL SOFTWARE

Acromag provides a software product (sold separately) consisting of IP module ActiveX controls for Windows 95, 98, ME, 2000 and NT<sup>TM</sup> compatible application programs (Model IPSW-OLE-PCI, MSDOS format). This software provides individual controls that allow Acromag IP modules and our personal computer carriers to be easily integrated into Windows application programs, such as Visual C++, Visual Basic, Borland C++ Builder<sup>TN</sup> Microsoft® Office 97® applications, and others. The ActiveX controls provide a high-level interface to IP modules, eliminating the need to perform low-level reads/writes of registers, and the writing of interrupt handlers—all the complicated details of programming are handled by the ActiveX controls. These functions are intended for use in conjunction with an Acromag PCI or CompactPCI carrier and consist of a carrier ActiveX control, and an ActiveX control for each Acromag IP module as well as a generic ActiveX control for non-Acromag IP modules.

## 2.0 PREPARATION FOR USE

## UNPACKING AND INSPECTION

Upon receipt of this product, inspect the shipping carton for evidence of mishandling during transit. If the shipping carton is badly damaged or water stained, request that the carrier's agent be present when the carton is opened. If the carrier's agent is absent when the carton is opened and the contents of the carton are damaged, keep the carton and packing material for the agent's inspection.

For repairs to a product damaged in shipment, refer to the Acromag Service Policy to obtain return instructions. It is suggested that salvageable shipping cartons and packing material be saved for future use in the event the product must be shipped.



This board is physically protected with packing material and electrically protected with an anti static bag during shipment. It is recommended that the board be visually inspected for evidence of mishandling prior to applying power.

The board utilizes static sensitive components and should only be handled at a static-safe workstation.

## **CARD CAGE CONSIDERATIONS**

Refer to the specifications for loading and power requirements. Be sure that the system power supplies are able to accommodate the power requirements of the carrier board, plus the installed IP modules, within the voltage tolerances specified.

IMPORTANT: Adequate air circulation must be provided to prevent a temperature rise above the maximum operating temperature.

The lack of air circulation within the computer chassis is a cause for some concern. The dense packing of the IP modules to the carrier board alone results in elevated IP module and carrier board temperatures, and the restricted air flow within the chassis aggravates this problem. Adequate air circulation must be provided to prevent a temperature rise above the maximum operating temperature and to prolong the life of the electronics. If the installation is in an industrial environment and the board is exposed to environmental air, careful consideration should be given to air-filtering.

## **BOARD CONFIGURATION**

The carrier board is plug-and-play compatible and, as such, its board addresses are automatically assigned by the system autoconfiguration routine upon power-up. The base address of the carrier board's configuration registers in memory space and I/O space is assigned. In addition, the base address of the IP modules and carrier board registers are assigned in 32-bit memory space.

Power should be removed from the board when installing IP modules, cables, termination panels, and field wiring. Refer to Mechanical Assembly Drawing 4501-876 and your IP module documentation for specific configuration and assembly instructions.

## **Interrupt Configuration**

No hardware jumper configuration is required. All interrupt enabling, and status are configured via programmable registers on the carrier board (see Section 3 for programming details). The carrier board passes interrupt requests from the IP modules to the PCI bus. Refer to the IP modules for their specific configuration requirements.

## **CONNECTORS**

Connectors of the carrier consist of two carrier front field I/O connectors for model ACPC8630, one carrier rear field I/O connector for model ACPC8635, and one CompactPCI bus interface connector. In addition, four IP modules connectors are also present (two IP module logic connectors and two IP module field connectors). These interface connectors are discussed in the following sections.

## Carrier Front Field I/O Connectors Model ACPC8630

The model ACPC8630 carrier field I/O connections are made through the front via P5 and P6 for IP modules in positions A and B. Front field I/O Connectors P5 and P6 are 50-pin right angle (female) connectors (AMP 787096-1 or equivalent). Connectors are high-density, and there is one connector for each IP module marked with A, & B on the front carrier panel.

Pin assignments are defined by the IP module employed since the pins for the IP module field side correspond identically to the pin numbers of the front panel connectors.

## Carrier Rear Field I/O Connectors Model ACPC8635

The model ACPC8635 carrier field I/O connections are made through the rear via J2 for IP modules in positions A and B.

Table 2.1 indicates the pin assignments for the CompactPCI I/O signal mapping at the J2 connector. The J2 connector is the second connector from the lower rear corner on the ACP8635 board, as viewed from the front. The connector consists of 22 rows of six pins labeled A, B, C, D, E and F. Pin A1 is located near the center of the board, viewed from the front component side. J2 is used to route IP Modules A & B field signals from the carrier to the backplane.

IMPORTANT: Model ACPC8635 cannot be used in 64 bit cPCI or PXI systems as rear I/O (J2) is mapped to the same connector as the additional control lines for 64-bit cPCI or PXI.

TABLE 2.1: CompactPCI I/O Signals J2 CONNECTIONS

| Pin | Row A | Row B | Row C | Row D | Row E | Row F |
|-----|-------|-------|-------|-------|-------|-------|
| 1   | N/C   | N/C   | N/C   | N/C   | N/C   | GND   |
| 2   | A46   | A47   | A48   | A49   | A50   | GND   |
| 3   | A41   | A42   | A43   | A44   | A45   | GND   |
| 4   | A36   | A37   | A38   | A39   | A40   | GND   |
| 5   | A31   | A32   | A33   | A34   | A35   | GND   |
| 6   | A26   | A27   | A28   | A29   | A30   | GND   |
| 7   | A21   | A22   | A23   | A24   | A25   | GND   |
| 8   | A16   | A17   | A18   | A19   | A20   | GND   |
| 9   | A11   | A12   | A13   | A14   | A15   | GND   |
| 10  | A6    | A7    | A8    | A9    | A10   | GND   |
| 11  | A1    | A2    | A3    | A4    | A5    | GND   |
| 12  | B46   | B47   | B48   | B49   | B50   | GND   |
| 13  | B41   | B42   | B43   | B44   | B45   | GND   |
| 14  | B36   | B37   | B38   | B39   | B40   | GND   |
| 15  | B31   | B32   | B33   | B34   | B35   | GND   |
| 16  | B26   | B27   | B28   | B29   | B30   | GND   |
| 17  | B21   | B22   | B23   | B24   | B25   | GND   |
| 18  | B16   | B17   | B18   | B19   | B20   | GND   |
| 19  | B11   | B12   | B13   | B14   | B15   | GND   |
| 20  | B6    | B7    | B8    | B9    | B10   | GND   |
| 21  | B1    | B2    | B3    | B4    | B5    | GND   |
| 22  | N/C   | N/C   | N/C   | N/C   | N/C   | GND   |

Note: The letter in front of the number indentifies the IP Module Slot. The number indentifies the I/O pin number of that IP Module.

Example: A46 A = IP Module in Slot "A" 46 = I/O Pin number "46"

(This pin on the IP Module connects to J2, Pin 2, Row A.) Pin22 signals are also not connected to IP modules to maintain compatibility with the cPCI core specification PICMG2.0 R3.0.

## CompactPCI Bus Connections for J1

Table 2.2 indicates the pin assignments for the 32-bit CompactPCI bus signals at the J1 connector. The J1 connector is the lower rear connector on the ACPC8630/8635 board, as viewed from the front. The connector consists of 25 rows of six pins labeled A, B, C, D, E and F. Pin A1 is located at the lower right hand corner of the connector if the board is viewed from the front component side.

Refer to the CompactPCI bus specification for additional information on the CompactPCI bus signals.

**TABLE 2.2: CompactPCI bus J1 CONNECTIONS** 

| Pin | Row A    | Row B  | Row C  | Row D  | Row E    | Row F |
|-----|----------|--------|--------|--------|----------|-------|
| 1   | +5V      | -12v   | TRST#  | +12V   | +5V      | GND   |
| 2   | TCK      | +5V    | TMS    | TDO    | TDI      | GND   |
| 3   | INTA#    | INTB#  | INTC#  | +5V    | INTD#    | GND   |
| 4   | BR*A4    | GND    | V(I/0) | INTP   | INTS     | GND   |
| 5   | BR*A5    | BR*B5  | RST#   | GND    | GNT#     | GND   |
| 6   | REQ#     | GND    | +3.3V  | CLK    | AD[31]   | GND   |
| 7   | AD[30]   | AD[29] | AD[28] | GND    | AD[27]   | GND   |
| 8   | AD[26]   | GND    | V(I/O) | AD[25] | AD[24]   | GND   |
| 9   | C/BE[3]# | IDSEL  | AD[23] | GND    | AD[22]   | GND   |
| 10  | AD[21]   | GND    | +3.3V  | AD[20] | AD[19]   | GND   |
| 11  | AD[18]   | AD[17] | AD[16] | GND    | C/BE[2]# | GND   |
| 12  |          |        |        |        |          | GND   |
| 13  |          | KEY    | AREA   |        |          | GND   |
| 14  |          |        |        |        |          | GND   |
| 15  | +3.3V    | FRAME# | IRDY#  | GND    | TRDY#    | GND   |
| 16  | DEVSEL#  | GND    | V(I/O) | STOP#  | LOCK#    | GND   |
| 17  | +3.3V    | SDONE  | SBO#   | GND    | PERR#    | GND   |
| 18  | SERR#    | GND    | +3.3V  | PAR    | C/BE[1]# | GND   |
| 19  | +3.3V    | AD[15] | AD[14] | GND    | AD[13]   | GND   |
| 20  | AD[12]   | GND    | V(I/O) | AD[11] | AD[10]   | GND   |
| 21  | +3.3V    | AD[9]  | AD[8]  | M66EN  | C/BE[0]# | GND   |
| 22  | AD[7]    | GND    | +3.3V  | AD[6]  | AD[5]    | GND   |
| 23  | +3.3V    | AD[4]  | AD[3]  | +5V    | AD[2]    | GND   |
| 24  | AD[1]    | +5V    | V(I/O) | AD[0]  | ACK64#   | GND   |
| 25  | +5V      | REQ64# | ENUM#  | +3.3V  | +5V      | GND   |

Pound (#) is used to indicate an active-low signal. **BOLD ITALIC** Logic Lines are NOT USED by the carrier board.

## IP Field I/O Connectors (IP modules A and B)

The field side connectors of IP modules A and B mate to connectors P1, and P3 respectively, on the carrier board. IP location is silk-screened on the board for easy identification. Field and logic side connectors are keyed to avoid incorrect assembly.

P1, and P3 are 50-pin male plug header connectors. These AMP 173280-3 connectors mate to AMP 173279-3 connectors (or similar) on the IP modules. This provides excellent connection integrity and utilizes gold plating in the mating area. Threaded metric M2 screws and spacers (supplied with Acromag IP modules) provide additional stability for harsh environments (see Drawing 4501-876 for assembly details).

## IP Logic Interface Connectors (IP modules A and B)

The logic interface sides of IP modules A and B mate to connectors P2, and P4 respectively, on the carrier board. IP location is silk-screened on the board for easy identification. Field and logic side connectors are keyed to avoid incorrect assembly.

P2, and P4 are 50-pin male plug header connectors. These AMP 173280-3 connectors mate to AMP 173279-3 connectors (or similar) on the IP modules. This provides excellent connection integrity and utilizes gold plating in the mating area. Threaded metric M2 screws and spacers (supplied with Acromag IP modules) provide additional stability for harsh environments (see Drawing 4501-876 for assembly details).

Pin assignments for these connectors are defined by the IP module specification and are shown in Table 2.3:

Table 2.3: Standard IP Logic Interface Connections (P2,4)

| Pin Description | Number | Pin Description | Number |
|-----------------|--------|-----------------|--------|
| GND             | 1      | GND             | 26     |
| CLK             | 2      | +5V             | 27     |
| Reset*          | 3      | R/W*            | 28     |
| D00             | 4      | IDSEL*          | 29     |
| D01             | 5      | DMAReq0*        | 30     |
| D02             | 6      | MEMSEL*         | 31     |
| D03             | 7      | DMAReq1*        | 32     |
| D04             | 8      | IntSel*         | 33     |
| D05             | 9      | DMAck0*         | 34     |
| D06             | 10     | IOSEL*          | 35     |
| D07             | 11     | RESERVED        | 36     |
| D08             | 12     | A1              | 37     |
| D09             | 13     | DMAEnd*         | 38     |
| D10             | 14     | A2              | 39     |
| D11             | 15     | ERROR*          | 40     |
| D12             | 16     | A3              | 41     |
| D13             | 17     | INTReq0*        | 42     |
| D14             | 18     | A4              | 43     |
| D15             | 19     | INTReq1*        | 44     |
| BS0*            | 20     | A5              | 45     |
| BS1*            | 21     | STROBE*         | 46     |
| -12V            | 22     | A6              | 47     |
| +12V            | 23     | ACK*            | 48     |
| +5V             | 24     | RESERVED        | 49     |
| GND             | 25     | GND             | 50     |

Asterisk (\*) is used to indicate an active-low signal. **BOLD ITALIC** Logic Lines are NOT USED by the carrier board.

## DATA TRANSFER TIMING

All CompactPCI bus read or write cycles to the ACPC8630/8635 are typically implemented within 150n seconds (FRAME# active to TRDY# active). After 150n seconds the CompactPCI bus is available to the system for other CompactPCI bus activity. As the CompactPCI bus is released, the ACPC8630/8635 completes the read or write cycle to the targeted IP module or carrier register within the access times given in Table 2.4.

TABLE 2.4: ACPC8630/8635 Write and Read Complete Time

| Register                | Data Transfer Time             |
|-------------------------|--------------------------------|
| Carrier Registers Write | 650nS, Typical <sup>1</sup>    |
| 8 and 16-bit IP Write   | 750nS, Typical <sup>1,2</sup>  |
| 32-bit IP Write         | 1250nS, Typical <sup>1,3</sup> |
| Carrier Register Read   | 500nS, Typical <sup>1</sup>    |
| 8 and 16-bit IP Read    | 650nS, Typical <sup>1,2</sup>  |
| 32-bit IP Read          | 1100nS, Typical <sup>1,3</sup> |

## Notes (Table 2.4):

- The data transfer times given in table 2.4 are measured from the falling edge of FRAME# to the falling edge of LRDYi#. The CompactPCI bus starts a data transfer cycle by driving FRAME# low. The ACPC8630/8635 signals the completion of a read or write cycle by driving LRDYi# low.
- This access time assumes zero IP module wait states. For each IP module wait state 125n seconds must be added to this value.
- This access time assumes zero IP module wait states. For each IP module wait state 250n seconds must be added to this value.

#### FIELD GROUNDING CONSIDERATIONS

Carrier boards are designed with passive filters on each supply line to each IP module. This provides maximum filtering and signal decoupling between the IP modules and the carrier board. However, the boards are considered non-isolated, since there is electrical continuity between the CompactPCI bus and the IP grounds. Therefore, unless isolation is provided on the IP module itself, the field I/O connections are not isolated from the CompactPCI bus. Care should be taken in designing installations without isolation to avoid ground loops and noise pickup. This is particularly important for analog I/O applications when a high level of accuracy/resolution is needed (12-bits or more). Contact your Acromag representative for information on our many isolated signal conditioning products that could be used to interface to the IP input/output modules.

## 3.0 PROGRAMMING INFORMATION

This Section provides the specific information necessary to program and operate the ACPC8630/8635 non-intelligent carrier board.

This Acromag ACPC8630/8635 complies with PCI Specification Version 2.1 and CompactPCI Specification PICMG 2.0 R2.1. It is a CompactPCI bus slave carrier board for Industrial I/O Pack mezzanine (IP) modules. The carrier connects a CompactPCI host bus to the IP module's 16-bit data bus per the Industrial I/O Pack logic interface specification on the mezzanine (IP) modules which are installed on the carrier.

The CompactPCI bus is defined to address three distinct address spaces: I/O, memory, and configuration space. The IP modules can be accessed via the CompactPCI bus memory space only.

The CompactPCI card's configuration registers are initialized by system software at power-up to configure the card. The CompactPCI carrier is a Plug-and-Play card. As a Plug-and-Play card the board's base address and system interrupt request line are not selected via jumpers but are assigned by system software upon power-up via the configuration registers. A CompactPCI bus configuration access is used to access a CompactPCI card's configuration registers.

## **CompactPCI Configuration Address Space**

When the computer is first powered-up, the computer's system configuration software scans the CompactPCI bus to determine what CompactPCI devices are present. The software also determines the configuration requirements of the CompactPCI card.

The system software accesses the configuration registers to determine how many blocks of memory space the carrier requires. It then programs the carrier's configuration registers with the unique memory address range assigned.

The configuration registers are also used to indicate that the CompactPCI carrier requires an interrupt request line. The system software then programs the configuration registers with the interrupt request line assigned to the CompactPCI carrier.

Since this CompactPCI carrier is relocatable and not hardwired in address space, this carrier's mapping and IRQ information is stored in the carrier's Configuration Space registers.

#### **Configuration Transactions**

The CompactPCI bus is designed to recognize certain I/O accesses initiated by the host processor as a configuration access. Configuration uses two 32-bit I/O ports located at addresses 0CF8 and 0CFC hex. These two ports are:

- 32-bit configuration address port, occupying I/O addresses 0CF8 through 0CFB hex.
- 32-bit configuration data port, occupying I/O addresses 0CFC through 0CFF hex.

Configuration space is accessed by writing a 32-bit long-word into the configuration address port that specifies the CompactPCI bus, the carrier board on the bus, and the configuration register on the carrier being accessed. A read or write to the configuration data port will then cause the configuration address value to be translated to the requested configuration cycle on the CompactPCI bus. Accesses to the configuration data port determine the size of the access to the configuration register addressed and can be an 8, 16, or 32-bit operation.

Any access to the Configuration address port that is not a 32-bit access is treated like a normal computer I/O access. Thus, computer I/O devices using 8 or 16-bit registers are not affected because they will be accessed as expected.

Table 3.1: Configuration Address Port

| BIT   | FUNCTION                                                                                                                                                                         |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | Enables accesses to Configuration Data to be translated to configuration cycles on the CompactPCI bus.                                                                           |
| 30-24 | Reserved, Return 0 when read.                                                                                                                                                    |
| 23-16 | Bus Number Choose a specific CompactPCI bus in the system.                                                                                                                       |
| 15-11 | Device Number Choose a specific device/CompactPCI board on the bus.                                                                                                              |
| 10-8  | Function Number Choose a specific function in a device. Function number is zero for the ACPC8630/8635.                                                                           |
| 7-2   | Register Number Used to indicate which CompactPCI Configuration Register to access. The Configuration Registers and their corresponding register numbers are given in Table 3.2. |
| 1-0   | Read Only bits that return 0.                                                                                                                                                    |

## **Configuration Registers**

The CompactPCI specification requires software driven initialization and configuration via the Configuration Address space. This CompactPCI carrier provides 256 bytes of configuration registers for this purpose as shown in Table 3.2, to facilitate Plugand-Play compatibility.

The Configuration Registers are accessed via the Configuration Address and Data Ports. The most important Configuration Registers are the Base Address Registers and the Interrupt Line Register which must be read to determine the base address assigned to the carrier and the interrupt request line that goes active on a carrier interrupt request.

**Table 3.2 Configuration Registers** 

| Reg. | D31              | D23             | D15              | D7           |  |
|------|------------------|-----------------|------------------|--------------|--|
| Num. | D24              | D16             | D8               | D0           |  |
| 0    | Device           | D=1024          | Vendor I         | D= 10B5      |  |
| 1    | Sta              | itus            | Comi             | mand         |  |
| 2    |                  | Class Code      |                  | Rev ID       |  |
| 3    | BIST             | Header          | Latency          | Cache        |  |
| 4    | Base Addr.       | Memory Mapp     | ed Configuration | on Registers |  |
| 5    | Base Addres      | ss for I/O Mapp | ed Configurati   | on Registers |  |
| 6    | 32-bit Men       | nory Base Add   | ress for ACPC    | 8630/8635    |  |
| 7:10 |                  | Not l           | Jsed             |              |  |
| 11   | Subs             | ystem           | Subsyste         | m Vendor     |  |
|      | ID=1024 ID= 10B5 |                 |                  |              |  |
| 12   | Not Used         |                 |                  |              |  |
| 13   | Reserved         |                 |                  |              |  |
| 14   | Reserved         |                 |                  |              |  |
| 15   | Max_Lat          | Min_Gnt         | Inter. Pin       | Inter. Line  |  |

## MEMORY MAP

The 1K byte of memory consumed by the board is composed of blocks of memory for the ID, I/O and INT spaces corresponding to two IP modules. In addition, a small portion of the 1K byte address space contains registers specific to the function of the carrier board.

The carrier is configured to map this 1K byte block of memory into 32-bit memory space. The system configuration software will allocate space by writing the assigned address into the corresponding Base Address register of the Configuration Registers. The memory map for ACPC8630/8635 is shown in Tables 3.3.

Table 3.3: ACPC8630/8635 Carrier Board Memory Map

| Base      |                       | . 5.                  | Base      |
|-----------|-----------------------|-----------------------|-----------|
| Address + | High Byte             | Low Byte              | Address + |
| (Hex)     | D15 D08               | D07 D00               | (Hex)     |
| 0001      | Bit-8 Software        | Carrier Board         | 0000      |
|           | Reset                 | Status/Control        |           |
| 0003      |                       | nding Register        | 0002      |
| 0005      |                       | Select Space          | 0004      |
| 0007      | IP A Interrupt        | 1 Select Space        | 0006      |
| 0009      |                       | Select Space          | 8000      |
| 000B      | IP B Interrupt        | 1 Select Space        | 000A      |
| 000D      |                       |                       | 000C      |
| <b>↓</b>  | Not Used <sup>1</sup> | Not Used <sup>1</sup> | <b>↓</b>  |
| 003F      |                       |                       | 003E      |
| 0041      | IP A                  | IP A                  | 0040      |
| ↓         | ID Space              | ID Space              | ↓         |
| 007F      |                       |                       | 007E      |
| 0081      | IP B                  | IP B                  | 0800      |
| ↓         | ID Space              | ID Space              | ↓         |
| 00BF      |                       |                       | 00BE      |
| 00C1      | 4                     | 4                     | 00C0      |
| ↓         | Not Used <sup>1</sup> | Not Used <sup>1</sup> | <b>↓</b>  |
| 017F      |                       |                       | 017E      |
| 0181      | IP A                  | IP A                  | 0180      |
| <b>↓</b>  | I/O Space             | I/O Space             | <b>↓</b>  |
| 01FF      |                       |                       | 01FE      |
| 0201      | IP B                  | IP B                  | 0200      |
| <b>↓</b>  | I/O Space             | I/O Space             | <b>↓</b>  |
| 027F      |                       |                       | 027E      |
| 0281      | NI=1 11===11          | Nac 11a a a1          | 0280      |
| ↓         | Not Used <sup>1</sup> | Not Used <sup>1</sup> | <b>↓</b>  |
| 03FF      |                       |                       | 03FE      |

## Notes (Table 3.3):

 Not Used locations when read will return logic high "1" for all bit locations.

The ACPC8630/8635 base address is determined through the CompactPCI Configuration Registers. The addresses given in Table 3.3 are relative to the base address of the ACPC8630/8635 carrier. The addresses within each IP's own space are specific to that IP module. Refer to the IP module's User Manual for information relating to the IP specific registers.

The Carrier registers, IP Identification (ID) spaces, IP Input/Output (IO), and IP Interrupt spaces are accessible via the CompactPCI bus space as given in Table 3.3. A 32-bit CompactPCI bus access will result in two 16-bit accesses to the IP module. A 16-bit or 8-bit CompactPCI bus access results in a single 16-bit or 8-bit access to the IP module, respectively.

## Carrier Status/Control Register - (Read/Write, Base + 00H)

The Carrier Board Status Register reflects and controls functions globally on the carrier board.

| BIT                        | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-09                      | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 08<br>Write<br>Only        | Software Reset Writing a "1" to this bit causes a software reset. Writing a "0" or reading this bit has no effect. When set, the software reset pulse will have a duration of 1u second.                                                                                                                                                                                                                                                                                                                                                                    |
| 07-06                      | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 05<br>Read<br>and<br>Write | IP Module Access Time Out Interrupt Pending This bit will be "1" when there is an IP Module Access Time Out interrupt pending. This bit will be "0" when there is no interrupt pending. Reset condition: Set to "0". Writing a "1" to this bit will release the pending interrupt.                                                                                                                                                                                                                                                                          |
| 04<br>Read<br>Only         | IP Module Access Time Out Status Status bit to indicate that the last IP module access has timed out. This bit only reflects the last IP module access. "0" if last IP module access did not time out. "1" if last IP module access did time out.                                                                                                                                                                                                                                                                                                           |
| 03<br>Read<br>and<br>Write | Time Out Interrupt Enable When set to "1", this bit will enable the carrier board to generate an interrupt upon time out of an IP module access. The default setting or reset condition is "0" (interrupt generation upon time out disabled). The interrupt service routine, in responding to the Time Out Access interrupt, will need to set this bit to 0 to clear the pending interrupt request.                                                                                                                                                         |
| 02<br>Read<br>and<br>Write | IP Module Interrupt Enable When set to "1", this bit will enable the generation of IP module interrupts. The default setting or reset condition is "0" (IP module interrupt generation disabled). Interrupts must also be supported and configured at the IPs.                                                                                                                                                                                                                                                                                              |
| 01<br>Read<br>Only         | IP Module Interrupt Pending This bit will be "1" when there is an interrupt pending. This bit will be "0" when there is no interrupt pending. Polling this bit will reflect the IP Module's pending interrupt status, even if the IP Module Interrupt Enable bit is set to "0".  Reset condition: Set to "0".                                                                                                                                                                                                                                               |
| 00<br>Read<br>Only         | IP Module Error This bit will be "1" when there is an active IP Module Error signal. This bit will be "0" when all IP module Error signals are inactive. This bit allows the user to monitor the Error signals of IP modules A and B. The Industrial I/O Pack specification states that the error signals indicate a non-recoverable error from the IP (such as a component failure or hard-wired configuration error). Refer to your IP specific documentation to see if the error signal is supported and what it indicates. Reset condition: Set to "0". |

## IP Interrupt Pending Register - (Read, Base + 02H)

The IP Interrupt Pending Register is used to individually identify pending IP interrupts or a pending carrier generated interrupt as a result of IP module time out access. If multiple IP interrupts are pending, software must determine the order in which they are serviced.

| MSB<br>D7         | D6 | D5 | D4   | D3   | D2   | D1   | LSB<br>D0 |
|-------------------|----|----|------|------|------|------|-----------|
| Not Used          |    |    |      | IP B | IP B | IP A | IP A      |
| Read as Logic "0" |    |    | Int1 | Int0 | Int1 | Int0 |           |
|                   |    |    | Pend | Pend | Pend | Pend |           |

| MSB<br>D15        | D14 | D13 | D12 | D11       | D10      | D9    | LSB<br>D8 |
|-------------------|-----|-----|-----|-----------|----------|-------|-----------|
| Not Used          |     |     |     |           | Time Out | Not l | Jsed      |
| Read as Logic "1" |     |     |     | Interrupt | Rea      | d as  |           |
| -                 |     |     |     |           | Pend     | Logi  | c "0"     |

Where:

All Bits IP Interrupt Pending (Read) A bit will be a "1" when the corresponding interrupt is pending. A bit will be a "0" when its corresponding interrupt is <u>not</u> pending. Polling this bit will reflect the IP module's pending interrupt status, even if the IP interrupt enable bit is set to "0". Reset Condition: Set to "0". An IP module pending interrupt bit will be cleared if its corresponding interrupt request signal is inactive.

## IP Module Interrupt Space - (Read Only)

The Interrupt space for each IP module is fixed at two 16-bit words. Interrupt 0 select space is read, typically by an interrupt service routine, to respond to an interrupt request via the IP Module's INTREQ0\* signal. Likewise interrupt 1 select space is read to respond to an interrupt request via the IP Module's INTREQ1\* signal. An access to an interrupt select space results in the IP module serving up an interrupt vector. In addition, access to the interrupt space will cause some IP modules to release their interrupt request. See each IP module's User Manual for details.

## IP Module ID Space - (Read Only)

Each IP contains identification (ID) information that resides in the ID space per the IP specification. This area of memory contains either 32 bytes (Format I ID) or 64 bytes (Format II ID) of information, at most. Format I requires read of only the least significant byte. Format II requires read of a 16-bit value. The carrier will implement 16-bit reads to the ID space to allow support for either Format I or Format II. Both fixed and variable information may be present within the ID ROM. Variable information may include unique information required for the module. The identification Section for each IP module is located in the carrier board memory map per Table 3.3. Refer to the documentation of your IP module for specific information about each IP module's ID Space contents.

## IP Module I/O Space - (Read/Write Only, 256-Byte Addresses)

The I/O space on each IP module is fixed at 128, 16-bit words (256 bytes). The two IP module I/O spaces are accessible at fixed offsets for the ACPC8630/8635's Base Address. IP modules may not fully decode their I/O space and may use byte or word only accesses. See each IP module's User Manual for details.

## **GENERATING INTERRUPTS**

Interrupt requests originate from the carrier board in the case of an access time out and from the IP modules. Each IP may support 0, 1, or 2 interrupt requests. Upon an IP module interrupt request the carrier passes the interrupt request on to the host, provided that the carrier board is enabled for interrupts within the Carrier Board Status Register.

## Sequence of Events For an Interrupt

- 1. Clear the interrupt enable bits in the Carrier Board Status Register by writing a "0" to bit 2/bit 3.
- Write interrupt vector to the location specified on the IP and perform any other IP specific configuration required - do for each supported IP interrupt request.
- 3. Determine the IRQ line assigned to the carrier during system configuration (within the configuration register).
- 4. Set up the CPU's interrupt vector for the appropriate interrupt.
- Unmask the IRQ on the CPU's 8259 (or equivalent) interrupt controller.
- The IP asserts an interrupt request to the carrier board (asserts interrupt request line IntReq0\* or IntReq1\*).
- The carrier drives PCI bus interrupt request signal INTA# active.
- 8. CPU drives the IRQ line assigned to the active carrier.
- The interrupt service routine pointed to by the vector set up in step 4 starts.
- 10. Interrupt service routine determines which IP module caused the interrupt by reading the carrier interrupt pending register. If multiple interrupts are pending the interrupt service routine software determines which IP module to service first. In a CompactPCI System interrupts are shared and can be from any slot on the backplane. The routine must first check that the interrupt came from the CompactPCI carrier by reading the carrier interrupt pending register.
- 11. The interrupt service routine accesses the interrupt space of the IP module selected to be serviced. Note that the interrupt space accessed must correspond to the interrupt request signal driven by the IP module.
- The carrier board will assert the INTSEL\* signal to the appropriate IP together with (carrier board generated) address bit A1 to select which interrupt request is being processed (A1 low corresponds to INTREQ0\*; A1 high corresponds to INTREQ1\*).
- 13. The IP module receives an active INTSEL\* signal from the carrier and supplies its interrupt vector to the host system during this interrupt acknowledge cycle. An IP module designed to release its interrupt request on acknowledge will release its request upon receiving an active INTSEL\* signal from the carrier. If the IP module is designed to release its interrupt request on register access the interrupt service routine must access the required register to clear the interrupt request.
- Write "End-Of-Interrupt" command to CPU's 8259 (or equivalent).
- If the IP interrupt stimulus has been removed and no other IP modules have interrupts pending, the interrupt cycle is completed (i.e. the carrier board negates its interrupt request INTA#).

## 4.0 THEORY OF OPERATION

This section describes the basic functionality of the circuitry used on the carrier board. Refer to the Block Diagram shown in the Drawing 4501-877 as you review this material.

## **CARRIER BOARD OVERVIEW**

The carrier board is a CompactPCI bus slave/target board providing up to two industry standard IP module interfaces. The carrier board's CompactPCI bus interface allows an intelligent single board computer (CompactPCI bus Master) to control and communicate with IP modules that are present on the CompactPCI bus carrier. IP module field I/O connections link to the field I/O connections of the carrier.

The CompactPCI bus and IP module logic commons have a direct electrical connection (i.e., they are not electrically isolated). However, the field I/O connections can be isolated from the PCI bus if an IP module that provides this isolation (between the logic and field side) is utilized. A wide variety of IP modules are currently available (from Acromag and other vendors) that allow interface to many external devices for digital I/O, analog I/O, and communication applications.

## **CompactPCI Bus Interface**

The carrier board's CompactPCI bus interface is used to program and monitor carrier board registers for configuration and control of the board's documented modes of operation (see section 3). In addition, the CompactPCI bus interface is also used to communicate with and control external devices that are connected to an IP module's field I/O signals (assuming an IP module is present on the carrier board).

The CompactPCI bus interface is implemented in the logic of the carrier board's CompactPCI bus target interface chip. The CompactPCI bus interface chip implements PCI Specification Version 2.1 and CompactPCI Specifications PICMG 2.0 R2.1 as an interrupting slave including 8-bit and 16-bit data transfers to the IP modules.

The carrier board's CompactPCI bus data transfer rates are shown in Table 2.4.

## **Carrier Board Registers**

The carrier board registers (presented in section 3) are implemented in the logic of the carrier board's Field Programmable Gate Array (FPGA). An outline of the functions provided by the carrier board registers includes:

- Monitoring the error signal received from each IP module is possible via the IP Error Bit.
- Enabling of CompactPCI bus interrupt requests from each IP module is possible via the IP Module Interrupt Enable Bit.
- Enabling of interrupt generation upon an IP module access time out is implemented via the Time Out Interrupt Enable Bit.
- Monitoring an IP module access time out is possible via the IP Module Access Time Out Status Bit.
- Identify pending interrupts via the carrier's Interrupt Pending

  Pit
- Lastly, pending interrupts can be individually monitored via the IP Module Interrupt Pending register.

## **IP Logic Interface**

The IP logic interface is also implemented in the logic of the carrier board's FPGA. The carrier board implements ANSI/VITA 4 1995 Industrial I/O Pack logic interface specification and includes two IP logic interfaces. The CompactPCI bus address and data lines are linked to the address and data of the IP logic interface. This link is implemented and controlled by the carrier board's FPGA

The CompactPCI bus to IP logic interface link allows a CompactPCI bus master to:

- Access up to 64 ID Space bytes for IP module identification via 8-bit or 16-bit data transfers using CompactPCI bus.
- Access up to 128 I/O Space bytes of IP data via 8-bit or 16-bit data transfers.
- Access IP module interrupt space via 8-bit or 16-bit CompactPCI bus data transfers.
- Respond to two IP module interrupt requests per IP module.

#### **Carrier Board Clock Circuitry**

A 16MHz clock is divided down by a clock driver to obtain the IP module 8MHz clock signals. Separate IP clocks are driven to each IP module. All clock lines include series damping resistors to reduce clock overshoot and undershoot.

When an IP module places data on the bus, for all data read cycles, any undriven data lines are read by the CompactPCI bus as high because of pull-up resisters on the carrier board's data bus.

## **CompactPCI Interrupter**

Interrupts are initiated from an interrupting IP module. However, the carrier board will only pass an interrupt generated by an IP module to the CompactPCI bus if the carrier board has been first enabled for interrupts. Each IP module can initiate two interrupts which can be individually monitored on the carrier board. After interrupts are enabled on the carrier board via the Interrupt Enable Bits (see section 3 for programming details), an IP generated interrupt is recognized by the carrier board and is recorded in the carrier board's Interrupt Pending Register.

A carrier board pending interrupt will cause the board to pass the interrupt to the CompactPCI bus provided the Interrupt Enable bits of the carrier's Status Register have been enabled (see section 3 for programming details). The PC interrupt request line assigned by the system configuration software will then be asserted. The CPU will respond to the asserted interrupt line by executing the interrupt service routine corresponding to the interrupt line asserted. The interrupt service routine is executed only if the IRQ on the CPU's 8259 interrupt controller has been previously unmasked (see section 3 for programming details).

The interrupt service routine should respond to an interrupt by accessing IP Interrupt Select (INTSEL\*) space. The interrupt service routine should also conclude the interrupt routine by writing the "End-Of-Interrupt" command to the CPU's 8259 interrupt controller (see section 3 for more details).

#### **Power Failure Monitor**

The carrier board contains a 5 volt undervoltage monitoring circuit which provides a reset to the IP modules when the 5 volt power drops below 4.27 volts typical / 4.15 volts minimum. This circuitry is implemented per the Industrial I/O Pack specification.

## **Power Supply Fuses**

The +5V, supply lines to each of the IP modules are individually fused with a current limit of 2 amp imposed by the fuses. In addition, the +12, and -12 supply lines to each of the IP modules are individually fused with a current limit of 1 amp imposed by the fuses. A blown fuse can be identified by visible inspection or by use of an ohm meter. The fuses are located under each IP slot near the "logic connectors" (see figure 4501-875).

## **Power Supply Filters**

Power line filters are dedicated to each IP module for filtering of the +5, +12, and -12 volt supplies. The power line filters are a "T" type filter circuit comprising ferrite bead inductors and a feed-through capacitor. The filters provide improved noise performance as is required on precision analog IP modules.

## **5.0 SERVICE AND REPAIR**

## SERVICE AND REPAIR ASSISTANCE

Surface-Mounted Technology (SMT) boards are generally difficult to repair. It is highly recommended that a non-functioning board be returned to Acromag for repair. The board can be damaged unless special SMT repair and service tools are used. Further, Acromag has automated test equipment that thoroughly checks the performance of each board. When a board is first produced and when any repair is made, it is tested, placed in a burn-in room at elevated temperature, and retested before shipment.

Please refer to Acromag's Service Policy Bulletin or contact Acromag for complete details on how to obtain parts and repair.

## PRELIMINARY SERVICE PROCEDURE

Before beginning repair, be sure that all of the procedures in Section 2, Preparation For Use, have been followed. Also, refer to the documentation of your carrier board to verify that it is correctly configured. Verify that there are no blown fuses. Replacement of the carrier and/or IP with one that is known to work correctly is a good technique to isolate a faulty board.

CAUTION: POWER MUST BE TURNED OFF BEFORE REMOVING OR INSERTING BOARDS

Acromag's Applications Engineers can provide further technical assistance if required. When needed, complete repair services are also available from Acromag.

## 6.0 SPECIFICATIONS

Physical Configuration

#### **PHYSICAL**

| Physical Configuration   | . 30 CompactPCI 5 v Board       |
|--------------------------|---------------------------------|
| Height                   | 3.937 inches (100.0 mm)         |
| Depth                    | 6.299 inches (160.0 mm)         |
| Board Thickness          | . 0.062 inches (1.59 mm)        |
| Max Component Height     | . 0.550 inches (13.97 mm)       |
| Max Component            |                                 |
| Height Under IP Modules  | 0.180 inches (4.57 mm)          |
| Recommended Card Spacing | .0.800 inches (20.32 mm)        |
| Connectors:              |                                 |
| J1 (CompactPCI Bus)      | . PCI Specification Version 2.1 |
|                          | &CompactPCI Specification       |
|                          | PICMG 2.0 R2.1 5 V Board.       |
|                          | Type "A" right-angle female     |
|                          |                                 |

Note: A 5 volt coding key is inserted into J1 connector to allow this card to be plugged into a 5 volt backplane system only. (Key Color: Brilliant Blue)

J2 (CompactPCI Rear Field I/O....Compatible with Model ACPC8635) CompactPCI Core

Specification PICMG 2.0 R3.0. Utilizes Type "B" right- angle female connector, 88 contacts with upper shield. Not compatible with 64 bit

connector, 110 contacts with

211 CompactBCL E V Poord

Not compatible with 64 bit cPCI or PXI.

CPCI OI PAI.

upper shield.

Note: Also follows IP field I/O mapping to CompactPCI field I/O (CompactPCI Specification PICMG 2.4 R1.0) for Pins 1-11. Pins 12-22 were changed to maintain compatibility with the cPCI core specification PICMG 2.0 R3.0.

P5,6 (Carrier Front Panel ...........50-pin female connectors, Field I/O Model ACPC8630)

AMP 787096-1 or equivalent,

high density right angle. Compatible with 64-bit cPCI or

PXI.

P1,3 (IP Field I/O).....50-pin male plug header

(AMP 173280-3 or equivalent).

P2,4, (IP Logic).....50-pin male plug header

(AMP 173280-3 or equivalent).

#### Power:

Board power requirements are a function of the installed IP modules. This specification lists currents for the carrier board only. The carrier board provides +5V, +12V and -12V power to each IP from the CompactPCI bus. Each IP module supply line is individually filtered and fused.

Fuses: +5 volts, 2 amp per slot ±12 volts, 1 amp per slot

The power failure monitor circuit provides a reset to IP modules when the 5 volt power drops below 4.27 volts typically / 4.15 volts minimum.

Currents specified are for the <u>carrier board only</u>, add the IP module currents for the total current required from each supply.

| 120mA, Typical  |
|-----------------|
| 200mA, Maximum. |
| 0mA (Not Used)  |
| 0mA (Not Used)  |
|                 |

## CompactPCI BUS COMPLIANCE

| Specification        | This device meets or exceeds all written PCI Specification Version 2.1 & CompactPCI                                                                                                                                                      |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Transfer Bus    | Specification PICMG 2.0 R2.1Slave with 32-bit, 16-bit, and 8-bit data transfer operation. 32-bit read or write accesses are implemented as two 16 bit transfers to the IP modules.                                                       |
| CompactPCI bus Write |                                                                                                                                                                                                                                          |
| Cycle Time           | 150nS typical measured from                                                                                                                                                                                                              |
|                      | falling edge of FRAME# to the falling edge of TRDY#.                                                                                                                                                                                     |
| CompactPCI bus Read  |                                                                                                                                                                                                                                          |
| Cycle Time           | 150nS typical; The carrier issues a RETRY which frees the CompactPCI bus while the read request is completed. The CompactPCI bus will repeat the same read request until it completes with the requested data.                           |
| ACPC8630/8635 Write  |                                                                                                                                                                                                                                          |
| Complete Time        | Time from FRAME# active until LRDYi# active. 650nS typical carrier register; 750nS typical 8-bit and 16-bit IP module write assuming 0 IP module wait states). 1250nS typical 32-bit IP module write (assuming 0 IP module wait states). |
| ACPC8630/8635 Read   | ,                                                                                                                                                                                                                                        |
| Complete Time        | Time from FRAME# active until LRDYi# active. 500nS typical carrier register; 650nS typical 8-bit and 16-bit IP module read (assuming 0 IP module wait states). 1100nS typical 32-bit IP module read (assuming 0 IP module wait states).  |
| Interrupts           | CompactPClbus INTA# interrupt signal. Up to two requests sourced from each IP mapped to INTA#. Interrupt vectors come from IP modules via access to IP module INT space.                                                                 |
| 32-bit Memory Space  | Upon power-up the system auto-<br>configuration process (plug &<br>play) maps the carrier's base<br>address (for a 1K byte block of<br>memory) into the PCI bus 32-bit<br>Memory Space.                                                  |

#### INDUSTRIAL I/O PACK COMPLIANCE

| Specification                                          | This device meets or exceeds all                                                                                                                                                                                                                                        |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | written Industrial I/O Pack                                                                                                                                                                                                                                             |
|                                                        | specifications per ANSI/VITA 4                                                                                                                                                                                                                                          |
|                                                        | 1995 (For 8MHz operation only)                                                                                                                                                                                                                                          |
|                                                        | and IP I/O Mapping to                                                                                                                                                                                                                                                   |
|                                                        | CompactPCI (PICMG 2.4 R1.0).                                                                                                                                                                                                                                            |
| Electrical/Mechanical Interface                        | Carrier supports two single-size IP modules (A, B). 32-bit IP                                                                                                                                                                                                           |
|                                                        | modules are not supported.                                                                                                                                                                                                                                              |
| I/O Space                                              |                                                                                                                                                                                                                                                                         |
| 1/0 орасс                                              | byte values per IP module.                                                                                                                                                                                                                                              |
| ID Space                                               | . A16/D08(O); supports 32 bytes                                                                                                                                                                                                                                         |
|                                                        | per IP (consecutive odd-byte                                                                                                                                                                                                                                            |
|                                                        | addresses) ID Data Format I.                                                                                                                                                                                                                                            |
|                                                        | D16 is also supported with pull-                                                                                                                                                                                                                                        |
|                                                        | ups on the carrier board holding                                                                                                                                                                                                                                        |
|                                                        | the upper 8-bits high.                                                                                                                                                                                                                                                  |
| Memory Space                                           |                                                                                                                                                                                                                                                                         |
| Interrupts                                             | Supports two interrupt requests                                                                                                                                                                                                                                         |
|                                                        | per IP and interrupt acknowledge                                                                                                                                                                                                                                        |
|                                                        | cycles via access to IP INT                                                                                                                                                                                                                                             |
| Access LED                                             | space.                                                                                                                                                                                                                                                                  |
| Access LED (Illuminate duration)                       | 0.125 second typical                                                                                                                                                                                                                                                    |
| (marmiate duration)                                    | 0.125 second, typical                                                                                                                                                                                                                                                   |
| ENVIRONMENTAL                                          |                                                                                                                                                                                                                                                                         |
| Operating Temperature                                  |                                                                                                                                                                                                                                                                         |
|                                                        | -40 to +85°C (E Versions)                                                                                                                                                                                                                                               |
|                                                        | Note that visual LED performance                                                                                                                                                                                                                                        |
|                                                        | may be degraded below -20°C.                                                                                                                                                                                                                                            |
| Relative Humidity                                      |                                                                                                                                                                                                                                                                         |
| Storage Temperature                                    | CompactPCI bus and IP module                                                                                                                                                                                                                                            |
| Non-isolateu                                           | logic commons have a direct                                                                                                                                                                                                                                             |
|                                                        | electrical connection. As such,                                                                                                                                                                                                                                         |
|                                                        | unless the IP module provides                                                                                                                                                                                                                                           |
|                                                        | isolation between the logic and                                                                                                                                                                                                                                         |
|                                                        | field side, the field I/O                                                                                                                                                                                                                                               |
|                                                        | connections are not isolated                                                                                                                                                                                                                                            |
|                                                        | from the cPCI bus.                                                                                                                                                                                                                                                      |
| Radiated Field Immunity (RFI)                          | Designed to comply with                                                                                                                                                                                                                                                 |
|                                                        | IEC1000-4-3 Level 3 (10V/m at                                                                                                                                                                                                                                           |
|                                                        | fraguanciae 27MHz to E00MHz                                                                                                                                                                                                                                             |
|                                                        | frequencies 27MHz to 500MHz)                                                                                                                                                                                                                                            |
|                                                        | and European Norm                                                                                                                                                                                                                                                       |
| Electromagnetic Interference                           | and European Norm EN50082-1.                                                                                                                                                                                                                                            |
| Electromagnetic Interference<br>Immunity (EMI)         | and European Norm EN50082-1.  No digital upset under the                                                                                                                                                                                                                |
|                                                        | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching                                                                                                                                                                                |
|                                                        | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors,                                                                                                                                                  |
| Immunity (EMI)                                         | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching                                                                                                                                                                                |
| Immunity (EMI)                                         | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.                                                                                                                                |
| Immunity (EMI)                                         | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.  Complies with IEC1000-4-2                                                                                                     |
| Immunity (EMI)                                         | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.  Complies with IEC1000-4-2 Level 1 (2KV direct contact                                                                         |
| Immunity (EMI)                                         | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.  Complies with IEC1000-4-2 Level 1 (2KV direct contact discharge) at field input/output                                        |
| Immunity (EMI)                                         | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.  Complies with IEC1000-4-2 Level 1 (2KV direct contact discharge) at field input/output terminals and European Norm            |
| Immunity (EMI)  Electrostatic Discharge Immunity (ESD) | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.  Complies with IEC1000-4-2 Level 1 (2KV direct contact discharge) at field input/output                                        |
| Electrostatic Discharge Immunity (ESD)                 | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.  Complies with IEC1000-4-2 Level 1 (2KV direct contact discharge) at field input/output terminals and European Norm EN50082-1. |
| Immunity (EMI)  Electrostatic Discharge Immunity (ESD) | and European Norm EN50082-1.  No digital upset under the influence of EMI from switching solenoids, commutator motors, and drill motors.  Complies with IEC1000-4-2 Level 1 (2KV direct contact discharge) at field input/output terminals and European Norm EN50082-1. |

Norm EN50082-1.

Radiated Emissions.....

Meets or exceeds European Norm EN50081-1 for class A equipment.

## **APPENDIX**

## CABLE: MODEL 5028-372 (SCSI-2 to CHAMP 0.8mm Cable, Shielded)

Type: Round shielded cable, 50-wires (SCSI-2 male connector at one end and a CHAMP 0.8mm plug connector at the other end). The cable length is 2 meters (6.56 feet). This shielded cable is recommended for all I/O applications (both digital I/O and precision analog I/O).

Application: Used to connect Model 5028-378 SCSI-2 termination panel to the ACPC8630(E) board. This cable is used for front I/O only.

Length: Standard length is 2 meters (6.56 feet). Consult factory for other lengths. It is recommended that this length be kept to a minimum to reduce noise and power loss.

Cable: 50 conductors (25 pairs), 30 AWG with a foil/braided shield inside a PVC jacket.

Connectors: (One End): SCSI-2, 50-pin male connector with backshell and spring latch hardware.

(Other End): CHAMP 0.8mm 50-pin plug connector with backshell and screw latch hardware.

Keying: Both connectors have a "D Shell" to prevent improper installation.

Schematic and Physical Attributes: See Drawing 4501-890. Electrical Specifications: 30 VAC. 0.3 ampere 100% energized (per CHAMP 0.8mm connector specifications).

Operating Temperature: -40°C to +85°C. Storage Temperature: -40°C to +85°C. Shipping Weight: 1.0 pound (0.5Kg), packed.

## SCSI-2 TERMINATION PANEL: MODEL 5028-378

Type: Termination Panel For ACPC8630(E) Boards
Application: To connect field I/O signals to the Industrial I/O Pack
(IP). Termination Panel: Acromag Part 4001-041 (Conta-Clip,
Inc. Type SCS-50/GRN). The 5028-378 SCSI-2 termination
panel facilitates the connection of up to 50 field I/O signals and
connects to the ACPC8630(E) 3U non-intelligent carrier boards
(A-B connectors only) via a SCSI-2 to CHAMP 0.8mm Cable
(Model 5028-372). The A-B connectors on the front panel of the
carrier board connect the field I/O signals to the P2 connector
on each of the Industrial I/O Pack modules. Field signals are
accessed via screw terminal strips. The terminal strip markings
on the termination panel (1-50) correspond to P2 (pins 1-50) on
the Industrial I/O Pack (IP). Each Industrial I/O Pack (IP) has
its own unique P2 pin assignments. Refer to the IP module
manual for correct wiring connections to the termination panel.

Schematic and Physical Attributes: See Drawing 4501-891.
Field Wiring: 50-position terminal blocks with screw clamps. Wire range 12 to 26 AWG.

Connections to ACPC8630(E): J1, SCSI-2, 50-pin female connector with latch blocks. Use Acromag Model 5028-372 cable to connect panel to carrier board. Keep cable as short as possible to reduce noise and power loss.

Mounting: Termination panel is snapped on the DIN mounting rail. Printed Circuit Board: Military grade FR-4 epoxy glass circuit board, 0.063 inches thick.

Operating Temperature: -40°C to +85°C. Storage Temperature: -40°C to +85°C.

Shipping Weight : 1.25 pounds (0.6kg) packed.

## CompactPCI TRANSITION MODULE: MODEL TRANS-C100

Type: Transition module for ACPC8635(E) boards.

Application: To repeat field I/O signals of IP modules A through B for rear exit from CompactPCI card cages. This module is available for use in card cages which provide rear exit for I/O connections via 80 mm wide transition modules (transition modules can only be used in card cages specifically designed for them). It is a single-height (3U), single-slot module and adheres to the CompactPCI mechanical dimensions and IEEE Standard (1101.11-1998), with a printed circuit board depth of 80mm, which is a standard transition module depth. The transition module connects to Acromag Termination Panel (Model 5025-552) using 50-pin Flat Ribbon Cable, Non-Shielded (Model 5025-550-x) or 50-pin Flat Ribbon Cable, Shielded (Model 5025-551-x) to the rear of the card cage, and to ACPC8635(E) boards within the card cage.

Schematic and Physical Attributes: See Drawing 4501-883.
Electrical Specifications: Each foil/pin rated at 1 Amp. DC. Foil spacings permit up to 60 volts DC channel differential.

Field Wiring: 100 pin header (male) condo connector P1 (3M No. 3433-D302), employing long ejector latches and 30u" gold in mating area (per MIL-G-45204, Type II, Grade C). Connects to Acromag termination panel 5025-552 from the rear of the card cage via flat 50 pin ribbon cables model 5025-550-x or 5025-551-x.

Connections to ACPC8635(E): Connections are made though the PC board connector J2 (110 signals, female right angle with upper ground shield). The transition module plugs directly behind the ACPC8635(E) board into the 3U CompactPCI bus backplane within the card cage system.

Mounting: Transition module is inserted into a 3U-size, 80 mm width slot at the rear of the CompactPCI bus card cage. (Directly behind ACPC8635(E) board)

Printed Circuit Board: Eight-layer, military-grade FR-4 epoxy glass circuit board, 0.063 inches thick.

Operating Temperature:  $-40^{\circ}$ C to  $+85^{\circ}$ C. Storage Temperature:  $-40^{\circ}$ C to  $+85^{\circ}$ C.

Shipping Weight: 0.30 pounds (0.14Kg) packed.

## CABLE: MODEL 5025-550-x (Non-Shielded) MODEL 5025-551-x (Shielded)

Type: Flat Ribbon Cable, 50-wires (female connectors at both ends). The '-x' suffix designates the length in feet (12 feet maximum). Choose shielded or unshielded cable according to model number. The unshielded cable is recommended for digital I/O, while the shielded cable is recommended for optimum performance with precision analog I/O applications.

Application: Used to connect Model 5025-552 termination panel to the TRANS-C100 Transition Module. The transition module then connects to all IP module slots to the rear of the ACPC8635(E) (Slots A-B).

Length: Last field of part number designates length in feet (userspecified, 12 feet maximum). It is recommended that this length be kept to a minimum to reduce noise and power loss.

Cable: 50-wire flat ribbon cable, 28 gage. Non-Shielded cable model uses Acromag Part 2002-211 (3M Type C3365/50 or equivalent). Shielded cable model uses Acromag Part 2002-261 (3M Type 3476/50 or equivalent).

Headers (Both Ends): 50-pin female header with strain relief. Header - Acromag Part 1004-512 (3M Type 3425-6600 or equivalent). Strain Relief - Acromag Part 1004-534 (3M Type 3448-3050 or equivalent).

Keying: Headers at both ends have polarizing key to prevent improper installation.

Schematic and Physical Attributes: For Non-Shielded cable model, see Drawing 4501-462. For Shielded cable model, see Drawing 4501-463.

Shipping Weight: 1.0 pound (0.5Kg), packed.

## **TERMINATION PANEL: MODEL 5025-552**

Type: Termination Panel For ACPC8635(E) boards.

Application: To connect field I/O signals to the Industrial I/O Pack (IP). *Termination Panel:* Acromag Part 4001-040 (Phoenix Contact Type FLKM 50). The 5025-552 termination panel facilitates the connection of up to 50 field I/O signals and connects to the TRANS-C100 transition module via a flat ribbon cable (Model 5025-550-x or 5025-551-x). Field signals are accessed via screw terminal strips. The terminal strip markings on the termination panel (1-50) correspond to P2 (pins 1-50) on the Industrial I/O Pack (IP). Each Industrial I/O Pack (IP) has its own unique P2 pin assignments. Refer to the IP module manual for correct wiring connections to the termination panel.

Schematic and Physical Attributes: See Drawing 4501-464.
Field Wiring: 50-position terminal blocks with screw clamps. Wire range 12 to 26 AWG.

Connections to TRANS-C100 Transition Module: P1, 50-pin male header with strain relief ejectors. Use Acromag 5025-550-x or 5025-551-x cable to connect panel and TRANS-C100 transition module. Keep cable as short as possible to reduce noise and power loss.

Mounting: Termination panel is snapped on the DIN mounting rail. Printed Circuit Board: Military grade FR-4 epoxy glass circuit board, 0.063 inches thick.

Operating Temperature:  $-40^{\circ}\text{C}$  to  $+100^{\circ}\text{C}$ . Storage Temperature:  $-40^{\circ}\text{C}$  to  $+100^{\circ}\text{C}$ .

Shipping Weight : 1.25 pounds (0.6kg) packed.



ACPC8630/35(E) 3U IP LOCATIONS

4501-875A



## ASSEMBLY PROCEDURE:

- THREADED SPACERS ARE PROVIDED IN TWO DIFFERENT LENGTHS.
   THE SHORTER LENGTH IS FOR USE WITH ACPC8630/35 CARRIER BOARD (SHOWN). CHECK YOUR CARRIER BOARD TO DETERMINE ITS REQUIREMENTS. MOUNTING HARDWARE PROVIDED MAY NOT BE COMPATIBLE WITH ALL TYPES OF CARRIER BOARDS.
- 2. INSERT FLAT HEAD SCREWS (ITEM A) THROUGH SOLDER SIDE OF IP MODULE AND INTO HEX SPACERS (ITEM B) AND TIGHTEN (4 PLACES) UNTIL HEX SPACER IS COMPLETELY SEATED.
- 3. CAREFULLY ALIGN IP MODULE TO CARRIER BOARD AND PRESS TOGETHER UNTIL CONNECTORS AND SPACERS ARE SEATED.
- 4. INSERT PAN HEAD SCREWS (ITEM C) THROUGH SOLDER SIDE OF CARRIER BOARD AND INTO HEX SPACERS (ITEM B) AND TIGHTEN (4 PLACES).

IP MODULE TO ACPC8630/35 CARRIER BOARD MECHANICAL ASSEMBLY 4501-876A

P5 P5



ACPC8630/35 BLOCK DIAGRAM

4501-877A







MODEL 5028-372, SCSI-2 TO CHAMP 0.8mm CABLE, SHIELDED

SCHEMATIC 4501-890A

4501-883A

J1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 TB2 PINS 1 & 2 ARE TIED TO J1 METAL HOUSING TB1 TB2 1 2 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 MODEL 5028-378 SCSI-2 TERMINATION PANEL SCHEMATIC TERMINATION PANEL ACROMAG PART NUMBER "G" RAIL DIN MOUNTING SHOWN HERE DIN EN 50035, 32mm [∘] J1 TB2 SCSI-2 CONNECTOR (50 PINS) 4001-041 "T" RAIL DIN MOUNTING SHOWN HERE DIN EN 50022, 35mm 3.425 (87.0) TB1 - 5.225 (133.0) TOP VIEW SIDE VIEW 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 NOTES: 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 DIMENSIONS ARE IN INCHES (MILLIMETERS). TOLERANCE: ±0.020 (±0.5). 2.700 (68.6) TERMINATION MARKINGS FRONT VIEW MODEL 5028-378 SCSI-2 TERMINATION PANEL 4501-891A **IPACK SLOT "A" IPACK SLOT "B"** FIELD I/O CONNECTIONS FIELD I/O CONNECTIONS 3.150 (80.0) .12 .12 E2 AA9

C2 A48

B2 AA7

A2 A46

B3 AA5

B3 AA7

A5 A40

B4 AA8

B5 AA7

A5 A40

B6 A59

B7 A50

B7 A50

B8 A50 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 1000 | 0 A22 F22 SLOT A SLOT B ┰′ J2 Ŧ FIELD I/O CONNECTOR "IPACK B" REAR BACKPLANE CONNECTOR P1 3.937 TP1 (100.0)Φ GND J2 NC \$22, GMB
NC \$722, GA1
NC \$722, GA2
NC \$22, GA3
NC \$21, GA3
NC \$ 0 NOTE: DIMENSIONS ARE IN INCHES (MILLIMETERS).

TRANS-C100, 3U CompactPCI TRANSITION MODULE

MODEL 5025-550-x SCHEMATIC

MODEL 5025-550-x SIGNAL CABLE, NON-SHIELDED

4501-462A



MODEL 5025-551-x SCHEMATIC

MODEL 5025-551-x SIGNAL CABLE, SHIELDED

4501-463A



## MODEL 5025-552 TERMINATION PANEL SCHEMATIC



4501-464A