

| Doc. No.: |            |       | GR740-CMP |
|-----------|------------|-------|-----------|
| Issue:    | 1          | Rev.: | 3         |
| Date:     | 2015-03-17 | Page: | 1 of 11   |

# COMPARISON BETWEEN GR740, LEON4-N2X AND NGMP



| Doc. No.: |            |       | GR740-CMP |
|-----------|------------|-------|-----------|
| Issue:    | 1          | Rev.: | 4         |
| Date:     | 2015-03-17 | Page: | 2 of 11   |

# TABLE OF CONTENTS

| 1 INTRODUCTION                                 | 3                  |
|------------------------------------------------|--------------------|
| 1.1 Scope of the Document                      | 3                  |
| 1.2 Reference Documents                        | 3                  |
|                                                |                    |
| 2 COMPARISON BETWEEN GR740, LEON4-N2X AND NGMP | 4                  |
| 2 COMPARISON BETWEEN GR740, LEON4-N2X AND NGMP | <b>4</b><br>4      |
| 2 COMPARISON BETWEEN GR740, LEON4-N2X AND NGMP | <b>4</b><br>4<br>5 |



# **1** INTRODUCTION

#### **1.1 Scope of the Document**

This document lists the differences between the Cobham Gaisler GR740 device and prototypes that have preceded this device. The document also compares the GR740 with other radiation-hard LEON devices.

This document supersedes the document *Differences Between NGMP Functional Prototype and Baseline NGMP Design, NGFP-FPDIFF-0016.* 

Note that this document describes an ongoing development. Performance and timing parameters of the GR740 device may change once devices have passed manufacturing, testing and characterisation.

#### **1.2 Reference Documents**

[NGMP] "Quad Core LEON4 SPARC V8 Processor, Data Sheet and User's Manual", Aeroflex Gaisler, LEON4-NGMP-DRAFT-2-2, May 2013

[LEON4-N2X] "Quad Core LEON4 SPARC V8 Processor, LEON4-N2X, Data Sheet and User's Manual", Aeroflex Gaisler, LEON4-N2X-DS-2-9, October 2014

[GR740] "Quad Core LEON4 SPARC V8 Processor, GR740, Data Sheet and User's Manual", Cobham Gaisler, LEON4-GR740-UM-DS-D1, March 2015

[MMUTN] "Technical Note on LEON SRMMU Behaviour", Cobham Gaisler, TN-LEON-SRMMU, January 2015



## 2 COMPARISON BETWEEN GR740, LEON4-N2X AND NGMP

#### 2.1 Overview

The GR740 device is a result of the work performed within the Next Generation Microprocessor (NGMP) activity initiated by ESA/ESTEC. Within this activity there, have been several NGMP FPGA prototypes developed and a functional prototype, LEON4-N2X, was also developed.

The block diagram below shows the architecture of the GR740 device. The table in in section 2.2 lists differences between the GR740 [GR740], LEON4-N2X [LEON4-N2X] and NGMP baseline design [NGMP]. Please note that the design described by [NGMP] has undergone changes throughout the development. This document describes the differences between designs for the latest data sheets at the time of writing. FPGA prototypes of the NGMP design are reduced versions of the NGMP design and have additional differences.

The comparison is intended to be useful for users without prior knowledge of the NGMP project, where the information in this document can be used to assess if the LEON4-N2X is a suitable prototype for specific GR740 applications.



Figure 1: GR740 block diagram



| Doc. No.: |            |       | GR740-CMP |
|-----------|------------|-------|-----------|
| Issue:    | 1          | Rev.: | 4         |
| Date:     | 2015-03-17 | Page: | 5 of 11   |

### 2.2 Comparison

The table below compares [GR740], [LEON4-N2X] and [NGMP]. Rows with differences have bold text in the *Feature* column.

| Feature                                                                 | GR740                                                                                                                                            | LEON4-N2X                                                      | NGMP                                                      |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------|
| Technology                                                              | STM C65SPACE                                                                                                                                     | eASIC Nextreme2                                                | STM Space DSM (target)                                    |
| Device ID / Build ID                                                    | 0x740 / 4152                                                                                                                                     | 0x280 / 4114                                                   | 0x280, 0x281 / -                                          |
| Radiation-tolerant                                                      | Yes                                                                                                                                              | No                                                             | Yes                                                       |
| Package                                                                 | LGA625 (CCGA w. columns)                                                                                                                         | FC896                                                          | Ceramic flip-chip target                                  |
| CPU                                                                     | 4 x LEON4<br>Protection of register files and<br>L1 cache                                                                                        | 4 x LEON4<br>(No protection of L1 cache<br>and register files) | 4 x LEON4<br>Protection of register files and<br>L1 cache |
| FPU                                                                     | 4 x GRFPU<br>(one per CPU)                                                                                                                       | 2 x GRFPU<br>(shared per CPU pair)                             | 4 x GRFPU<br>(one per CPU)                                |
| CPU,FPU clock                                                           | 250 MHz<br>(TBC, estimated worst case at<br>125°C and 20 years lifetime)                                                                         | 150-200 MHz                                                    | 400 MHz target                                            |
| Level-1 (L1) cache                                                      | I: 4x4KiB, D: 4x4KiB                                                                                                                             | I: 4x4KiB, D: 4x4KiB                                           | I: 4x4KiB, D: 4x4KiB                                      |
| L1 cache replacement policy                                             | Soft configurable: Least-<br>Recently-Used, Random,<br>Direct-mapped                                                                             | Least-Recently-Used                                            | Soft configurable                                         |
| L1 cache physical (snoop)<br>tag error counter                          | Yes                                                                                                                                              | No                                                             | No                                                        |
| Branch prediction                                                       | Yes, can be disabled via<br>%ASR17                                                                                                               | Yes                                                            | Yes                                                       |
| Disable branch prediction<br>on i-cache miss                            | Yes, can be controlled via<br>%ASR17                                                                                                             | No                                                             | No                                                        |
| LEON4 time-stamp counter<br>(%ASR22/23)                                 | Yes                                                                                                                                              | No                                                             | No                                                        |
| LEON4 support for SPARC<br>V8E nonprivileged ASI<br>access              | Yes                                                                                                                                              | No                                                             | No                                                        |
| LEON4 HW watchpoints<br>trigger on least significant<br>word of LDD/STD | Yes                                                                                                                                              | No                                                             | No                                                        |
| Memory Management Unit                                                  | Yes. Fault Status register and<br>Fault Address Register update<br>conditions have been changed<br>compared to earlier versions.<br>See [MMUTN]. | Yes                                                            | Yes                                                       |
| Shared Level-2 cache                                                    | Yes                                                                                                                                              | Yes                                                            | Yes                                                       |
| Level-2 cache size                                                      | 4 x 512 KiB<br>2048 KiB total                                                                                                                    | 4 x 64 KiB<br>256 KiB total                                    | 4 x 128 KiB<br>512 KiB total                              |
| L2-cache EDAC                                                           | Yes                                                                                                                                              | No (sim. timing)                                               | Yes                                                       |
| L2-cache scrubber                                                       | Yes                                                                                                                                              | No                                                             | Yes                                                       |
| Pipeline stage between<br>LEON4 and L2 cache                            | Yes, increases latency of read<br>and write accesses on<br>Processor AHB bus.                                                                    | No                                                             | No                                                        |
| L2-cache support for<br>serving cache hits during<br>miss processing    | Yes, via the use of SPLIT transactions                                                                                                           | No                                                             | No                                                        |



| Doc. No.: |            |       | GR740-CMP |
|-----------|------------|-------|-----------|
| Issue:    | 1          | Rev.: | 4         |
| Date:     | 2015-03-17 | Page: | 6 of 11   |

| Feature                                    | GR740                                                                                                                             | LEON4-N2X                                  | NGMP                                       |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------|
| On-chip buses                              | 5xAHB, 2xAPB                                                                                                                      | 5xAHB, 2xAPB                               | 5xAHB, 2xAPB                               |
| On-chip bus frequency                      | Same as CPU                                                                                                                       | Same as CPU                                | Same as CPU                                |
| CPU bus                                    | 128-bit AHB                                                                                                                       | 128-bit AHB                                | 128-bit AHB                                |
| Memory bus                                 | 128-bit AHB                                                                                                                       | 128-bit AHB                                | 128-bit AHB                                |
| I/O Master bus                             | 32-bit AHB                                                                                                                        | 32-bit AHB                                 | 32-bit AHB                                 |
| I/O Master access control                  | GRIOMMU                                                                                                                           | GRIOMMU                                    | GRIOMMU                                    |
| I/O master bus SPLIT support               | No                                                                                                                                | Yes, configurable by software.             | Yes, configurable by software.             |
| IOMMU bus selection                        | Via registers and IOPTE                                                                                                           | Not supported                              | Via registers                              |
| IOMMU number of groups                     | 8                                                                                                                                 | 8                                          | 6                                          |
| I/O Slave bus                              | 32-bit AHB                                                                                                                        | 32-bit AHB                                 | 32-bit AHB                                 |
| APB bus connected to CPU bus               | Yes                                                                                                                               | No (connected to slave I/O bus)            | No (connected to slave I/O bus)            |
| Debug bus                                  | 32-bit AHB                                                                                                                        | 32-bit AHB                                 | 32-bit AHB                                 |
| Debug bus clock gating                     | Yes (via DSUEN)                                                                                                                   | Yes (via DSUEN)                            | Yes (via DSUEN)                            |
| Main memory controller                     | SDRAM                                                                                                                             | Multiplexed DDR2/SDRAM<br>w. separate pins | Multiplexed DDR2/SDRAM                     |
| Memory width                               | 64+32 / 32+16                                                                                                                     | 64+32 / 32+16                              | 64+32 / 32+16                              |
| Memory speed                               | Up to 100 MHz SDRAM (PCB timing limited)                                                                                          | 300 MHz DDR2,<br>100 MHz SDRAM             | 400 MHz DDR2,<br>133 MHz SDRAM             |
| SDRAM 2T signalling                        | Yes                                                                                                                               | No                                         | No                                         |
| Memory EDAC                                | 4x-interleaved RS                                                                                                                 | 4x-interleaved RS                          | 4x-interleaved RS                          |
| Widest SEU tolerance                       | 16-bit lane                                                                                                                       | 16-bit lane                                | 16-bit lane                                |
| Memory failover                            | Yes                                                                                                                               | Yes                                        | Yes                                        |
| External memory scrubbing in hardware      | Yes                                                                                                                               | Yes                                        | Yes                                        |
| PROM controller                            | FTMCTRL 8/16-bit                                                                                                                  | FTMCTRL 8/16-bit                           | FTMCTRL, 8/16-bit                          |
| PROM EDAC                                  | Yes, in 8-bit mode                                                                                                                | Yes, in 8-bit mode                         | Yes, in 8-bit mode                         |
| PROM lead-out cycles                       | Configurable by SW                                                                                                                | 2                                          | 4                                          |
| SpaceWire                                  | GRSPWROUTER<br>8 SpW ports<br>4 AMBA ports                                                                                        | GRSPWROUTER<br>8 SpW ports<br>4 AMBA ports | GRSPWROUTER<br>8 SpW ports<br>4 AMBA ports |
| SpaceWire-D support                        | Hardware support                                                                                                                  | No hardware support                        | No hardware support                        |
| SpaceWire-PnP support                      | Yes, subset                                                                                                                       | No                                         | No                                         |
| SpaceWire distributed<br>interrupt support | Yes, 32 interrupts with<br>acknowledgements and 64<br>interrupts, selected via<br>bootstrap signals and software<br>configurable. | No                                         | No                                         |
| SpaceWire Time-Code<br>filtering           | Connected to TDP controller<br>and support for Time-Code<br>filtering in SpaceWire router<br>AMBA ports.                          | Needs to be implemented in software.       | Needs to be implemented in software        |
| SpaceWire clock                            | 300 MHz                                                                                                                           | 200 MHz                                    | 200 MHz                                    |
| SpaceWire sampling                         | DDR                                                                                                                               | DDR                                        | DDR                                        |
| SpaceWire buffers                          | Protected RAM                                                                                                                     | Unprotected RAM                            | Protected RAM                              |
| MIL-STD-1553B                              | GR1553B 1xdual-red.                                                                                                               | GR1553B 1xdual-red.                        | GR1553B 1xdual-red.                        |



| Doc. No.: |            |       | GR740-CMP |
|-----------|------------|-------|-----------|
| Issue:    | 1          | Rev.: | 4         |
| Date:     | 2015-03-17 | Page: | 7 of 11   |

| Feature                                                                                            | GR740                                                                                        | LEON4-N2X                              | NGMP                                             |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------|
| CAN 2.0B controller                                                                                | Yes, two                                                                                     | No                                     | Yes, one                                         |
| PCI interface                                                                                      | GRPCI2<br>32-bit <i>TBD</i> MHz                                                              | GRPCI2<br>32-bit 33/66 MHz             | GRPCI2<br>32-bit 33/66 MHz                       |
| PCI Arbiter on-chip                                                                                | No                                                                                           | Yes                                    | Yes                                              |
| PCI buffers                                                                                        | Implemented with rad-hard flip-flops.<br>Trace buffer with implemented with unprotected RAM. | Unprotected                            | Protected                                        |
| Ethernet                                                                                           | 2 x GRETH_GBIT                                                                               | 2 x GRETH_GBIT                         | 2 x GRETH_GBIT                                   |
| Ethernet controller RAM<br>debug access (access to<br>internal buffers via APB<br>interface)       | Disabled                                                                                     | Yes                                    | Yes                                              |
| Ethernet buffers                                                                                   | Protected RAM<br>(except EDCL data)                                                          | Unprotected RAM                        | Protected RAM                                    |
| Ethernet Debug<br>communication Link MAC<br>Addresses                                              | 00:50:C2:75:A3:30<br>00:50:C2:75:A3:40                                                       | 00:50:C2:75:A0:60<br>00:50:C2:75:A0:70 | 00:50:C2:75:A0:60 - 7F<br>00:50:C2:75:A3:00 - 3F |
| High-Speed Serial Links                                                                            | No                                                                                           | No                                     | Yes                                              |
| SPI Controller                                                                                     | SPICTRL master/slave                                                                         | SPICTRL master/slave                   | SPICTRL master/slave                             |
| UART:s                                                                                             | 2 x APBUART                                                                                  | 2 x APBUART                            | 2 x APBUART                                      |
| General-purpose timer                                                                              | 1x5 + 4x4                                                                                    | 1x5 + 4x4                              | 1x5 + 4x4                                        |
| Timer latch capability                                                                             | Yes                                                                                          | No                                     | No                                               |
| Watchdog output                                                                                    | Yes                                                                                          | Yes                                    | Yes                                              |
| Watchdog clocked directly<br>by input clock to catch PLL<br>related events                         | Yes                                                                                          | No                                     | No                                               |
| GPIO                                                                                               | 16 + 22 shared on pins<br>(additional GPIO port<br>peripheral included in design)            | 16                                     | 16                                               |
| GPIO toggling controlled by internal hardware events                                               | Yes. Timer ticks and latch events can toggle GPIO.                                           | No                                     | No                                               |
| GPIO interrupt available and interrupt flag registers                                              | Yes                                                                                          | No                                     | No                                               |
| GPIO logical-or,-and-xor<br>registers                                                              | Yes                                                                                          | No                                     | No                                               |
| Interrupt controller                                                                               | IRQ(A)MP                                                                                     | IRQ(A)MP                               | IRQ(A)MP                                         |
| Interrupt (re)map support                                                                          | Yes                                                                                          | No                                     | No                                               |
| Timer value synchronized<br>between DSU, AHB trace<br>buffer and interrupt<br>controller timestamp | Yes                                                                                          | No                                     | No                                               |
| Performance counters<br>(L4STAT statistics unit)                                                   | Yes                                                                                          | Yes                                    | Yes                                              |
| CCSDS TDP controller                                                                               | Yes                                                                                          | No                                     | No                                               |
| Number of performance counters in L4STAT                                                           | 16                                                                                           | 4                                      | 4                                                |
| Performance counter events<br>from Master I/O bus                                                  | Yes                                                                                          | No                                     | No                                               |
| Performance counter events for AHB REQ/GRANT                                                       | Yes                                                                                          | No                                     | No                                               |



| Doc. No.: |            |       | GR740-CMP |
|-----------|------------|-------|-----------|
| Issue:    | 1          | Rev.: | 4         |
| Date:     | 2015-03-17 | Page: | 8 of 11   |

| Feature                                                                 | GR740                                                                                                                                                                                                                                                                     | LEON4-N2X                                                                                                                                                   | NGMP                                            |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Performance counter events per master from L2 cache                     | Yes (for hit, miss, access)                                                                                                                                                                                                                                               | No (combined for all masters)                                                                                                                               | No (combined for all masters)                   |
| Performance counter events for L2 cache EDAC                            | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |
| Performance counter<br>latching and timestamp                           | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |
| Master I/O trace buffer<br>filters for RETRY response                   | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |
| Spacewire debug link                                                    | Yes, separate GRSPW2                                                                                                                                                                                                                                                      | Yes, separate GRSPW2                                                                                                                                        | Yes, separate GRSPW2                            |
| USB debug link                                                          | No                                                                                                                                                                                                                                                                        | Yes                                                                                                                                                         | Yes                                             |
| JTAG debug link                                                         | Yes                                                                                                                                                                                                                                                                       | Yes                                                                                                                                                         | Yes                                             |
| Ethernet debug link                                                     | Yes (2x)                                                                                                                                                                                                                                                                  | Yes (2x)                                                                                                                                                    | Yes (2x)                                        |
| Ethernet debug link can be<br>disabled via separate<br>bootstrap        | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |
| DSU AHB trace buffer size                                               | 4 KiB                                                                                                                                                                                                                                                                     | 4 KiB                                                                                                                                                       | 4 KiB                                           |
| Instruction trace buffer size                                           | 8 KiB                                                                                                                                                                                                                                                                     | 4 KiB                                                                                                                                                       | 4 KiB                                           |
| Instruction trace buffer can<br>be written via DSU register<br>i/f.     | Yes                                                                                                                                                                                                                                                                       | No (not all lines)                                                                                                                                          | Yes                                             |
| Instruction trace buffer can<br>be read while processor is<br>executing | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |
| Instruction trace buffer<br>overflow detection                          | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |
| DSU trace buffers enabled after reset                                   | Yes, when DSUEN='1' and BREAK='0'.                                                                                                                                                                                                                                        | No                                                                                                                                                          | No                                              |
| Debug units clock gated by DSUEN                                        | Yes                                                                                                                                                                                                                                                                       | Yes                                                                                                                                                         | Yes                                             |
| Reset and clocking scheme                                               | Single reset input is<br>connected to all internal<br>interfaces and clock domains<br>(including PCI, Ethernet, MIL-<br>STD-1553B and SpaceWire)<br>reset lines.<br>Clocking scheme differs from<br>NGMP specification. See user<br>manual and data sheet for<br>details. | Multiple reset inputs for<br>different interfaces.<br>Clocking scheme differs from<br>NGMP specification. See user<br>manual and data sheet for<br>details. | Multiple reset inputs for different interfaces. |
| Clock gating unit                                                       | Yes, extended to allow manual gating of additional peripherals                                                                                                                                                                                                            | Yes                                                                                                                                                         | Yes                                             |
| FPU clock gating controlled separately from CPU clock                   | Yes                                                                                                                                                                                                                                                                       | Yes (for shared FPU)                                                                                                                                        | No                                              |
| Dynamic PLL control                                                     | Yes                                                                                                                                                                                                                                                                       | Yes                                                                                                                                                         | Not specified                                   |
| Dynamic Pad control                                                     | Yes                                                                                                                                                                                                                                                                       | Yes                                                                                                                                                         | Not specified                                   |
| Pin multiplexing                                                        | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | Yes (between DDR2 SDRAM and SDRAM)              |
| Temperature sensor                                                      | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |
| General purpose register for bootstrap signals                          | Yes                                                                                                                                                                                                                                                                       | No                                                                                                                                                          | No                                              |



| Doc. No.: |            |       | GR740-CMP |
|-----------|------------|-------|-----------|
| Issue:    | 1          | Rev.: | 4         |
| Date:     | 2015-03-17 | Page: | 9 of 11   |

| Feature                            | GR740                  | LEON4-N2X           | NGMP          |
|------------------------------------|------------------------|---------------------|---------------|
| JTAG boundary scan                 | Yes, using SoC TAP     | Yes, separate TAP   | Yes           |
| Scan test                          | Yes                    | Not user-accessible | Yes           |
| OCC scan test                      | Yes                    | Not user-accessible | Not specified |
| Memory BIST                        | Yes, accessed via JTAG | Not user-accessible | Not specified |
| Clock-to-out test modes            | SDRAM, PCI, ETH        | No                  | Not specified |
| [LEON4-N2X], section 44,<br>errata | Not affected           | Affected            | -             |



#### 2.3 Changes in memory map

Some cores do not exist in all designs and are missing in the memory map. Peripherals that have been moved are:

- L4STAT: Debug bus base address for the L4STAT unit has been changed in GR740 compared to LEON4-N2X/NGMP.
- GR1553B: Base address for the MIL-STD-1553B controller has been changed in GR740 compared to LEON4-N2X.
- PCI arbiter is not included in the design. CAN controller APB interface moved to PCI arbiters position on APB bus when compared to LEON4-N2X/NGMP.
- General purpose register bank: Address map has been changed between LEON4-N2X and GR740. Peripheral is not included in NGMP specification. The functionality driven by the registers are different between the devices.



| Doc. No.: |            |       | GR740-CMP |  |
|-----------|------------|-------|-----------|--|
| Issue:    | 1          | Rev.: | 4         |  |
| Date:     | 2015-03-17 | Page: | 11 of 11  |  |

Copyright © 2015 Cobham Gaisler

Information furnished by Cobham Gaisler is believed to be accurate and reliable. However, no responsibility is assumed by Cobham Gaisler for its use, or for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Cobham Gaisler.

All information is provided as is. There is no warranty that it is correct or suitable for any purpose, neither implicit nor explicit.