CAEN will repair or replace any product within the guarantee period if the Guarantor declares that the product is defective due to workmanship or materials and has not been caused by mishandling, negligence on behalf of the User, accident or any abnormal conditions or operations. CAEN declines all responsibility for damages or injuries caused by an improper use of the Modules due to negligence on behalf of the User. It is strongly recommended to read thoroughly the CAEN User's Manual before any kind of operation. CAEN reserves the right to change partially or entirely the contents of this Manual at any time and without giving any notice. ## **Disposal of the Product** The product must never be dumped in the Municipal Waste. Please check your local regulations for disposal of electronics products. **MADE IN ITALY**: We stress the fact that all the boards are made in Italy because in this globalized world, where getting the lowest possible price for products sometimes translates into poor pay and working conditions for the people who make them, at least you know that who made your board was reasonably paid and worked in a safe environment. (this obviously applies only to the boards marked "MADE IN ITALY", we can not attest to the manufacturing process of "third party" boards). ## TABLE OF CONTENTS | 1. | GENER | AL DESCRIPTION | 7 | |-------------|------------------|-----------------------------------------------------------------|-----| | 1.1 | . Ovi | ERVIEW | 7 | | 1.2 | 2. Blo | OCK DIAGRAM | 10 | | 2. | TECHN | IICAL SPECIFICATIONS | 11 | | 2.1 | Pac | CKAGING AND COMPLIANCY | 11 | | | 2.1.1. | Supported VME Crates | | | 2.2 | e. Pov | WER REQUIREMENTS | 11 | | 2.3 | . Fro | ONT PANEL | 12 | | 2.4 | l. Ехт | FERNAL CONNECTORS | 13 | | | 2.4.1. | ANALOG INPUT connectors | | | | 2.4.2. | CONTROL connectors | 13 | | _ | 2.4.3. | ADC REFERENCE CLOCK connectors | | | | 2.4.4. | Digital I/O connectors | | | | 2.4.5. | Optical LINK connector | 15 | | 2.5 | б. От <b>н</b> | HER FRONT PANEL COMPONENTS | 16 | | | 2.5.1. | Displays | | | 2.6 | 5. INT | ERNAL COMPONENTS | 17 | | 2.7 | 7 TEC | CHNICAL SPECIFICATIONS TABLE | 10 | | 2., | . 120 | | | | <b>3.</b> : | FUNCT | IONAL DESCRIPTION | 20 | | 2.1 | 4 | | 200 | | 3.1 | . Ana<br>3.1.1. | ALOG INPUT | | | | 3.1.1.<br>3.1.2. | Single ended input | | | | | • | | | 3.2 | | OCK DISTRIBUTION | | | | 3.2.1. | Direct Drive Mode | | | | 3.2.2. | PLL Mode | | | | 3.2.3. | Trigger Clock | | | | 3.2.4. | Output Clock | | | | 3.2.5. | AD9510 programming | | | | 3.2.6.<br>3.2.7. | PLL programming Direct Drive programming | | | | 3.2.7.<br>3.2.8. | Configuration file | | | | 3.2.9. | Multiboard synchronisation. | | | | | • | | | 3.3 | 3.3.1. | QUISITION MODES | | | | 3.3.1.<br>3.3.2. | Acquisition run/stop Acquisition Triggering: Samples and Events | | | • | 5.5.2. | Acquisition Friggering, samples and Events | 23 | | | 3.3.2.1 | . Custom size events | 27 | | | 3.3.3. | Event structure | 27 | | | 3.3.3.1 | . Header | 27 | | | 3.3.3.2 | . Samples | 27 | | | 3.3.3.3 | Event format examples | 28 | # **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 | 3.3.4. | Acquisition Synchronization | 29 | |----------|-------------------------------------------------------|----| | | O SUPPRESSION | | | 3.4.1. | Zero Suppression Algorithm | | | 3.4.1.1. | Full Suppression based on the integral of the signal | 30 | | 3.4.1.2. | Full Suppression based on the amplitude of the signal | 30 | | 3.4.1.3. | <del> </del> | | | | Zero Suppression Examples | | | | GGER MANAGEMENT<br>External trigger | | | | Software trigger | | | | Local channel auto-trigger | | | 3.5.3.1. | Trigger coincidence level | 40 | | 3.5.4. | Trigger distribution | 43 | | | NT PANEL I/Os | | | | Mode 0: REGISTER | | | | Mode 1: TRIGGER Mode 2: nBUSY/nVETO | | | 3.6.3.1. | nBusy signal | 46 | | 3.6.3.2. | | | | 3.6.3.3. | · · | | | 3.6.3.4. | | | | | Mode 3: OLD STYLE | | | 3.6.4.1. | nClear_TTT signal | 47 | | 3.6.4.2. | Busy signal | 47 | | 3.6.4.3. | DataReady signal | 47 | | 3.6.4.4. | Trigger signal | 47 | | 3.6.4.5. | Run signal | 47 | | 3.7. Ana | LOG MONITOR | 48 | | | Trigger Majority Mode (Monitor Mode = 0) | | | 3.7.2. | Test Mode (Monitor Mode = 1) | | | 3.7.3. | Analog Monitor/Inspection Mode (Monitor Mode = 2) | 49 | | 3.7.3.1. | Procedure to enable "Analog Monitor" mode | 49 | | 3.7.3.2. | | | | | Buffer Occupancy Mode (Monitor Mode = 3) | | | 3.7.5. | Voltage Level Mode (Monitor Mode = 4) | | | | Γ PATTERN GENERATOR | | | | ET, CLEAR AND DEFAULT CONFIGURATION | | | | Memory Reset | | | | Timer Reset | | | | MEBus interface | | | | Addressing capabilities | | | | Base address | 53 | # **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 | 3.10.1.2. CR/CSR address | 54 | |-------------------------------------------------------------------------------------|----| | 3.10.1.3. Address relocation | 54 | | 3.11. DATA TRANSFER CAPABILITIES | 54 | | 3.12. EVENTS READOUT | | | 3.12.1. Sequential readout | | | 3.12.1.1. SINGLE D32 | | | 3.12.1.2. BLOCK TRANSFER D32/D64, 2eVME | | | 3.12.1.3. CHAINED BLOCK TRANSFER D32/D64 3.12.2. Random readout (to be implemented) | | | 3.12.2. Random readout (to be implemented) | 58 | | 3.13. OPTICAL LINK | 59 | | 4. SOFTWARE TOOLS | 60 | | | | | 5. INSTALLATION | 63 | | 5.1. Power ON sequence | 63 | | 5.2. POWER ON STATUS | 63 | | 5.3. FIRMWARE UPGRADE | | | 5.3.1. V1724 Upgrade files description | 65 | | 6. TECHNICAL SUPPORT | 66 | | LIST OF FIGURES | | | Fig. 1.1: Mod. V1724 Block Diagram | 10 | | Fig. 2.1: Mod. V1724 front panel | 12 | | Fig. 2.2: MCX connector | 13 | | Fig. 2.3: AMP Differential connector | 13 | | Fig. 2.4: AMP CLK IN/OUT CONNECTOR | 14 | | Fig. 2.5: Programmable IN/OUT Connector | 14 | | Fig. 2.6: LC Optical Connector | 15 | | Fig. 2.7: Rotary and dip switches location | 18 | | Fig. 3.1: Single ended input diagram | 20 | | Fig. 3.2: Differential input diagram | 20 | | Fig. 3.3: Clock distribution diagram | 21 | | Fig. 3.4: Trigger Overlap | 26 | | Fig. 3.5: Event Organization | 28 | | Fig. 3.6: Zero Suppression based on the amplitude | 31 | | Fig. 3.7: Zero Length Encoding samples storage | 33 | | Fig. 3.8: Zero Suppression example | | | | | # **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 | FIG. 3.9: EXAMPLE WITH POSITIVE LOGIC AND NON-OVERLAPPING $N_{LBK}$ / $N_{LFWD}$ | 34 | |--------------------------------------------------------------------------------------------------------------|----| | Fig. 3.10: Example with negative logic and non-overlapping $N_{LBK}/N_{LFWD}$ | 35 | | Fig. 3.11: Example with positive logic and non overlapping $N_{LBK}$ | 36 | | Fig. 3.12: Example with positive logic and overlapping $N_{LBK}$ | 37 | | FIG. 3.13: BLOCK DIAGRAM OF TRIGGER MANAGEMENT | 38 | | Fig. 3.14: Local trigger generation. | 39 | | Fig. 3.15: Local trigger relationship with Majority Level = 0 | 40 | | Fig. 3.16: Local trigger relationship with Majority level = 1 and TTVAW $\neq$ 0 | 41 | | Fig. 3.17: Local trigger relationship with Majority level = 1 and $TTVAW = 0$ | 42 | | Fig. 3.18: Trigger integration | 43 | | Fig. 3.19: Majority logic (2 channels over threshold; $\operatorname{Bit}[6]$ of Ch. Config. Register $=0$ ) | 48 | | Fig. 3.20: Inspection Mode diagram | 49 | | FIG. 3.21: EXAMPLE OF MAGNIFY PARAMETER USE ON SINGLE CHANNEL | 50 | | FIG. 3.22: EXAMPLE OF MAGNIFY AND OFFSET PARAMETERS USE ON SINGLE CHANNEL | 51 | | Fig. 3.23: A24 addressing | 53 | | Fig. 3.24: A32 addressing | 53 | | Fig. 3.25: CR/CSR addressing | 54 | | Fig. 3.26: Software relocation of base address | 54 | | FIG. 3.27: EXAMPLE OF BLT READOUT | 56 | | FIG. 3.28: EXAMPLE OF RANDOM READOUT | 57 | | FIG. 4.1: BLOCK DIAGRAM OF THE SOFTWARE LAYERS | 60 | | Fig. 4.2: WaveDump output waveforms | 61 | | FIG. 4.3: CAENSCOPE OSCILLOSCOPE TAB | 61 | | Fig. 4.4: CAENUpgrader Graphical User Interface | 62 | | Fig. 4.5: DPP Control Software Graphical User Interface and Energy plot | 62 | | LIST OF TABLES | | | TABLE 1.1: AVAILABLE MODELS, RELATED PRODUCTS AND ACCESSORIES | 8 | | Table 2.1: Model V1724 power requirements | 11 | | TABLE 2.2: FRONT PANEL LEDS | 16 | | Table 2.3: Mod. V1724 technical specifications | 19 | | TABLE 3.1: BUFFER ORGANIZATION | 25 | | TABLE 3.2: FRONT PANEL LVDS I/OS DEFAULT SETTING | 44 | | TABLE 3.3: FEATURES DESCRIPTION WHEN LVDS GROUP IS CONFIGURED AS INPUT | 45 | | TABLE 3.4: FEATURES DESCRIPTION WHEN LVDS GROUP IS CONFIGURED AS OUTPUT | 45 | # 1. General description ### 1.1. Overview The Mod. V1724 is a 1-unit wide VME 6U module housing a 8 Channel 14 bit 100 MS/s Flash ADC Waveform Digitizer with 2.25 Vpp dynamic range on single ended MCX coaxial connectors. Versions featuring differential inputs, as well as customizations of 10 Vpp and 500 mVpp input range are also available (see Table 1.1). For single ended versions, the DC offset is adjustable via a 16-bit DAC on each channel in the ±1.125 V (±5 V / 250 mV) range. The module features a front panel clock/reference In/Out and a PLL for clock synthesis from internal/external references. The data stream is continuously written in a circular memory buffer. When the trigger occurs, the FPGA writes further N samples for the post trigger and freezes the buffer that then can be read via VME or Optical Link. The acquisition can continue without dead-time in a new buffer. Each channel has a SRAM memory buffer (see Table 1.1 for the available memory sizes) divided in buffers of programmable size (1 – 1024). The readout (from VME or Optical link) of a frozen buffer is independent from the write operations in the active circular buffer (ADC data storage). V1724 supports multi-board synchronization allowing all ADCs to be synchronized to a common clock source and ensuring Trigger time stamps alignment. Once synchronized, all data will be aligned and coherent across multiple V1724 boards. VME and Optical Link accesses take place on independent paths and are handled by the on-board controller, therefore when accessed through Optical Link the board can be operated outside the VME Crate (see § 2.1). The trigger signal can be provided via the front panel input as well as via the software, but it can also be generated internally with threshold auto-trigger capability. The trigger from one board can be propagated to the other boards through the front panel TRG-OUT. An Analog Output allows to reproduce a Majority signal, a Test signal, a Buffer Occupancy signal, an Analog Inspection function and a programmable Voltage Level. The Modules VME interface is VME64X compliant and the data readout can be performed in Single Data Transfer (D32), 32/64 bit Block Transfer (BLT, MBLT, 2eVME, 2eSST) and 32/64 bit Chained Block Transfer (CBLT). The built-in daisy chainable Optical Link is able to transfer data at 80 MB/s, thus it is possible to connect up to eight V1724 (64 ADC channels) or thirty-two (256 ADC **NPO:** 00103/05:V1724x.MUTx/31 **Filename:** V1724\_REV31.DOC Number of pages: ó Page: channels) to a single Optical Link Controller (Mod. A2818/A3818, see Table 1.1). CAEN provides also for this model a Digital Pulse Processing firmware for Physics Applications. This feature allows to perform on-line processing on detector signal directly digitized. V1724 is well suited for data acquisition and processing of signals from Charge Sensitive Preamplifiers or photomultiplier and implement a digital replacement of Shaping Amplifier and Peak Sensing ADC (Multi-Channel Analyzer). NOTE: The Mod. V1724LC, a simplified version of the Mod. V1724 without Optical Link and Analog Monitor features is dismissed. Table 1.1: Available models, related products and accessories | Code | Description | |--------------|------------------------------------------------------------------------------------------------------| | WV1724XAAAAA | V1724 - 8 Ch. 14 bit 100 MS/s Digitizer: 512KS/ch, C4, SE | | WV1724BXAAAA | V1724B - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C4, SE | | WV1724CXAAAA | V1724C - 8 Ch. 14 bit 100 MS/s Digitizer: 512KS/ch, C4, DIFF | | WV1724DXAAAA | V1724D - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C4, DIFF | | WV1724EXAAAA | V1724E - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C20, SE | | WV1724FXAAAA | V1724F - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C20, DIFF | | WV1724GXAAAA | V1724G - 8 Ch. 14 bit 100 MS/s Digitizer: 512KS/ch, C20, SE | | WVX1724XAAAA | VX1724 - 8 Ch. 14 bit 100 MS/s Digitizer: 512KS/ch, C4, SE | | WVX1724BXAAA | VX1724B - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C4, SE | | WVX1724CXAAA | VX1724C - 8 Ch. 14 bit 100 MS/s Digitizer: 512KS/ch, C4, DIFF | | WVX1724DXAAA | VX1724D - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C4, DIFF | | WVX1724EXAAA | VX1724E - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C20, SE | | WVX1724FXAAA | VX1724F - 8 Ch. 14 bit 100 MS/s Digitizer: 4MS/ch, C20, DIFF | | WPERS0172401 | 724 Customization - 10Vpp Input Range, SE | | WPERS0172402 | 724 Customization - 500mVpp Input Range, SE | | WA654XAAAAAA | A654 - Single Channel MCX to LEMO Cable Adapter | | WA654K4AAAAA | A654 KIT4 - 4 MCX TO LEMO Cable Adapter | | WA654K8AAAAA | A654 KIT8 - 8 MCX TO LEMO Cable Adapter | | WA659XAAAAAA | A659 - Single Channel MCX to BNC Cable Adapter | | WA659K4AAAAA | A659 KIT4 - 4 MCX TO BNC Cable Adapter | | WA659K8AAAAA | A659 KIT8 - 8 MCX TO BNC Cable Adapter | | WV1718XAAAAA | V1718 - VME-USB 2.0 Bridge | | WV1718LCXAAA | V1718LC - VME-USB 2.0 Bridge (Rohs Compliant) | | WVX1718XAAAA | VX1718 - VME-USB 2.0 Bridge | | WVX1718LCXAA | VX1718LC - VME-USB 2.0 Bridge | | WV2718XAAAAA | V2718 - VME-PCI Bridge | | WV2718LCXAAA | V2718LC - VME-PCI Bridge (Rohs compliant) | | WK2718LCXAAA | V2718KITLC - VME-PCI Bridge (V2718)+PCI Optical Link (A2818)+Optical Fibre 5m duplex (AY2705) (Rohs) | | WK2718XAAAAA | V2718KIT - VME-PCI Bridge (V2718) + PCI OpticalLink (A2818) + Optical Fibre 5m duplex (AY2705) | | WK2718XBAAAA | V2718KITB - VME-PCI Bridge (V2718) + PCIe Optical Link (A3818A) + Optical Fibre 5m duplex (AY2705) | | WVX2718LCXAA | VX2718LC - VME-PCI Bridge | | WVX2718XAAAA | VX2718 - VME-PCI Bridge | Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 | WKX2718XAAAA | VX2718KIT - VME-PCI Bridge (VX2718) + PCI OpticalLink (A2818) + Optical Fibre 5m duplex (AY2705) | |--------------|------------------------------------------------------------------------------------------------------| | WKX2718XBAAA | VX2718KITB - VME-PCI Bridge (VX2718) + PCIe Optical Link (A3818A) + Optical Fibre 5m duplex (AY2705) | | WKX2718LCXAA | VX2718KITLC - VME-PCI Bridge (VX2718) + PCI Optical Link (A2818) + Optical Fibre 5m duplex (AY2705) | | WA2818XAAAAA | A2818 - PCI Optical Link | | WA3818AXAAAA | A3818A - PCle 1 Optical Link | | WA3818BXAAAA | A3818B - PCle 2 Optical Link | | WA3818CXAAAA | A3818C - PCIe 4 Optical Link | | WA317XAAAAAA | A317 - Clock Distribution Cabl | | WAI2730XAAAA | Al2730 - Optical Fibre 30 m. simplex | | WAI2720XAAAA | Al2720 - Optical Fibre 20 m. simplex | | WAI2705XAAAA | Al2705 - Optical Fibre 5 m. simplex | | WAI2703XAAAA | Al2703 - Optical Fibre 30cm. simplex | | WAY2730XAAAA | AY2730 - Optical Fibre 30 m. duplex | | WAY2720XAAAA | AY2720 - Optical Fibre 20 m. duplex | | WAY2705XAAAA | AY2705 - Optical Fibre 5 m. duplex | | WFWDPPTFAAAA | DPP-PHA - Digital Pulse Processing for Pulse Height Analysis (x724) | | WFWDPPTF05AA | DPP-PHA - Digital Pulse Processing for Pulse Height Analysis (x724) - 5<br>Licence Pack | | WFWDPPTF10AA | DPP-PHA - Digital Pulse Processing for Pulse Height Analysis (x724) – 10 Licence Pack | | WFWDPPTF20AA | DPP-PHA - Digital Pulse Processing for Pulse Height Analysis (x724) - 20 Licence Pac | **Revision date:** Revision: 11/03/2015 31 1.2. Block Diagram Fig. 1.1: Mod. V1724 Block Diagram The function of each block will be explained in detail in the subsequent sections. # 2. Technical specifications User's Manual (MUT) #### 2.1. **Packaging and Compliancy** #### 2.1.1. Supported VME Crates The module is housed in a 6U-high, 1U-wide VME unit. The board hosts the VME P1, and P2 connectors and fits into both VME/VME64 standard and V430 backplanes. VX1724 versions fit VME64X compliant crates. #### 2.2. **Power requirements** The power requirements of the module are as follows: Table 2.1: Model V1724 power requirements | +5 V | 4.50 A | |-------|--------| | +12 V | 0.2 A | | -12 V | 0.2 A | 31 #### 2.3. **Front Panel** Fig. 2.1: Mod. V1724 front panel # 2.4. External connectors ### 2.4.1. ANALOG INPUT connectors Fig. 2.2: MCX connector Single ended version (see options in § 1.1): Function: Analog input, single ended, input dynamics: 2.25Vpp, Zin= $50\Omega$ *Mechanical specifications*: MCX connector (CS 85MCX-50-0-16 SUHNER) Fig. 2.3: AMP Differential connector **Differential version** (see options in § 1.1): Function: Analog input, differential, input dynamics: $2.25 \text{Vpp Zin} = 100\Omega$ Mechanical specifications: AMP 3-102203-4 AMP MODUII N.B.: absolute max analog input voltage = 6Vpp (with Vrail max to +6V or -6V) for any DAC offset value ### 2.4.2. CONTROL connectors ### Function: - TRG OUT: Local trigger output (NIM/TTL, on Rt = $50\Omega$ ) - TRG IN: External trigger input (NIM/TTL, Zin= 50Ω) - SYNC/SAMPLE/START: Sample front panel input (NIM/TTL, Zin=50Ω) - MON/Σ: DAC output 1Vpp on Rt=50Ω (not available on Mod. V1724LC) Mechanical specifications: 00-type LEMO connectors Page: 14 31 ### 2.4.3. ADC REFERENCE CLOCK connectors Fig. 2.4: AMP CLK IN/OUT Connector Function: CLK IN: External clock/Reference input, AC coupled (diff. LVDS, ECL, PECL, LVPECL, CML), Zdiff= $100\Omega$ . Mechanical specifications: AMP 3-102203-4 connector Function: CLOCK OUT: Clock output, DC coupled (diff. LVDS), Zdiff= 100Ω. Mechanical specifications: AMP 3-102203-4 AMP MODUII ## 2.4.4. Digital I/O connectors Fig. 2.5: Programmable IN/OUT Connector Function: N.16 programmable differential LVDS I/O signals, Zdiff\_in= 100 Ohm. Four Indipendent signal group 0÷3, 4÷7, 8÷11, 12÷15, In / Out direction control; see also § 3.6. *Mechanical specifications:* 3M-7634-5002- 34 pin Header Connector NPO: Filename: Number of pages: 00103/05:V1724x.MUTx/31 V1724\_REV31.DOC 66 #### Optical LINK connector 2.4.5. Fig. 2.6: LC Optical Connector Mechanical specifications: LC type connector; to be used with Multimode 62.5/125µm cable with LC connectors on both sides; not featured on Mod. V1724LC Electrical specifications: Optical link for data readout and slow control with transfer rate up to 80MB/s; daisy chainable. 15 User's Manual (MUT) Titl Mo # 2.5. Other front panel components ## 2.5.1. Displays The front panel hosts the following LEDs: **Table 2.2: Front panel LEDs** | Name: | Colour: | Function: | |-----------|--------------|---------------------------------------------------------------------------------------------------------------------| | DTACK | green | VME read/write access to the board | | CLK_IN | green | External clock enabled. | | NIM | green | Standard selection for CLK I/O (V1724LC Rev.0), TRG OUT, TRG IN, S IN. | | TTL | green | Standard selection for CLK I/O (V1724LC Rev.0), TRG OUT, TRG IN, S IN. | | LINK | green/yellow | Network present; Data transfer activity | | PLL _LOCK | green | The PLL is locked to the reference clock | | PLL _BYPS | green | The reference clock drives directly ADC clocks; the PLL circuit is switched off and the PLL LOCK LED is turned off. | | RUN | green | RUN bit set | | TRG | green | Trigger accepted | | DRDY | green | Event/data (depending on acquisition mode) are present in the Output Buffer | | BUSY | red | All the buffers are full | | OUT_LVDS | green | Signal group OUT direction enabled. | Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 **Revision:** 2.6. **Internal components** **SW2,4,5,6** "Base Addr. [31:16]": *Type:* 4 rotary switches Function: Set the VME base address of the module. **SW3 "CLOCK SOURCE"** Type Dip Switch Function: Select clock source (External or Internal) **SW1 "FW"** Type: Dip Switch. > Function: it allows to select whether the "Standard" (STD) or the "Back up" (BKP) firmware must be loaded at power on; (default position: STD). Fig. 2.7: Rotary and dip switches location **NPO:** 00103/05:V1724x.MUTx/31 **Filename:** V1724\_REV31.DOC Number of pages: Page: 18 Title: Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 **Revision:** # 2.7. Technical specifications table Table 2.3: Mod. V1724 technical specifications | | Table 2.5 : Mod. V1/24 technical specifications | |-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Package | 1-unit wide VME 6U module | | Analog Input | 8 channels, single-ended or differential (depending on version); 2.25Vpp nominal input range (10Vpp and 500mVpp Single-ended on request), positive or negative; 50 Ω nominal input impedance, single ended (1 kΩ with customized input ranges) 40MHz Bandwidth; Programmable DAC for Offset Adjust on each channel (Single-ended versions only). | | Digital Conversion | Resolution: 14 bit<br>Sampling rate: 32.2 MS/s to 100 MS/s simultaneously on each channel<br>Multi board synchronisation (one board can act as clock master). | | ADC Sampling<br>Clock generation | <ul> <li>The V1724 sampling clock generation supports three operating modes:</li> <li>PLL mode - internal reference (50 MHz local oscillator)</li> <li>PLL mode - external reference on CLK_IN. Frequency: 50MHz 100ppm (Other reference frequency values are available in 32.2 ÷ 100MHz range.)</li> <li>PLL Bypass mode: External clock on CLK_IN drives directly ADC clocks. External clock Frequency from 32.2 to 100MHz.</li> </ul> | | CLK_IN | AC coupled differential input clock LVDS, ECL, PECL, LVPECL, CML | | CLK_OUT | DC coupled differential LVDS output clock, locked to ADC sampling clock. Frequency values in 32.2 ÷ 100MHz range are available. | | Memory Buffer | 512k sample/ch or 4M sample/ch (see $Table\ 1.1$ ); Multi Event Buffer with independent read and write access. Programmable event size and pre-post trigger. Divisible into 1 $\div$ 1024 buffers | | Trigger | Common External TRGIN (NIM or TTL) and VME Command Individual channel autotrigger (time over/under threshold) TRGOUT (NIM or TTL) for the trigger propagation to other V1724 boards | | Trigger Time Stamp | 31-bit counter – 20ns resolution - 21s range. | | AMC FPGA | One Altera Cyclone EP1C4 or EP1C20 per channel (see Table 1.1) | | Optical Link | Data readout and slow control with transfer rate up to 80 MB/s, to be used instead of VME bus. Daisy chainable: A2818 (PCI) and A3818 (PCIe) cards can control and read respectively up to eight and thirty-two V1724 boards in a chain (not available on Mod. V1724LC). | | VME interface | VME64X compliant D32, BLT32, MBLT64, CBLT32/64, 2eVME, 2eSST, Multi Cast Cycles Transfer rate: 60MB/s (MBLT64), 100MB/s (2eVME), 160MB/s (2eSST) Sequential and random access to the data of the Multi Event Buffer The Chained readout allows to read one event from all the boards in a VME crate with a BLT access | | Upgrade | V1724 firmware can be upgraded via VME | | Software | General purpose C Libraries and Demo Programs (CAENScope) | | Analog Monitor<br>(not available in<br>V1724LC) | <ul> <li>12bit / 100MHz DAC controlled by ROC FPGA, supports five operating modes:</li> <li>Waveform Generator: 1 Vpp ramp generator</li> <li>Majority: MON/Σ output signal is proportional to the number of ch. under/over threshold (1 step = 125mV)</li> <li>Analog Inspection: data stream from one channel ADC drives directly the DAC input producing the channel input signal (1 Vpp)</li> <li>Buffer Occupancy: MON/Σ output signal is proportional to the Multi Event Buffer Occupancy: 1 buffer ~ 1mV</li> <li>Voltage level: MON/Σ output signal is a programmable voltage level</li> </ul> | | LVDS I/O | 16 general purpose LVDS I/O controlled by the FPGA<br>Busy, Data Ready, Memory full, Individual Trig-Out and other function can be programmed<br>An Input Pattern from the LVDS I/O can be associated to each trigger as an event marker | # 3. Functional description ## 3.1. Analog Input The module is available either with single ended (on MCX connector) or, on request, differential (on Tyco MODU II 3-pin connector) input channels. ### 3.1.1. Single ended input Nominal Input dynamics is 2.25Vpp (Zin= $50~\Omega$ ). A 16bit DAC allow to add up to $\pm 1.125$ V DC offset ( $\pm 5$ V with 10Vpp, or $\pm 0.25$ V with 0.5Vpp customized dynamics) in order to preserve the full dynamic range also with unipolar positive or negative input signals. The input bandwidth ranges from DC to 40 MHz (with $2^{nd}$ order linear phase anti-aliasing low pass filter). Fig. 3.1: Single ended input diagram ## 3.1.2. Differential input Input dynamics is $\pm 1.125$ V (Zdiff = 100 $\Omega$ ). The input bandwidth ranges from DC to 40 MHz (with 2<sup>nd</sup> order linear phase anti-aliasing low pass filter). Fig. 3.2: Differential input diagram Page: ### 3.2. Clock Distribution Fig. 3.3: Clock distribution diagram The module clock distribution takes place on two domains: OSC-CLK and REF-CLK; the former is a fixed 50MHz clock provided by an on board oscillator, the latter provides the ADC sampling clock. OSC-CLK handles both VME and Local Bus (communication between motherboard and mezzanine boards; see red traces in the figure above). REF-CLK handles ADC sampling, trigger logic, acquisition logic (samples storage into RAM, buffer freezing on trigger) through a clock chain. Such domain can use either an external (via front panel signal) or an internal (via local oscillator) source (selection is performed via dip switch SW1, see § 2.6); in the latter case OSC-CLK and REF-CLK will be synchronous (the operation mode remains the same anyway). REF-CLK is processed by AD9510 device, which delivers 6 clock out signals; 4 signals are sent to ADCs, one to the trigger logic and one to drive CLK-OUT output (refer to AD9510 data sheet for more details: http://www.analog.com/UploadedFiles/Data\_Sheets/AD9510.pdf); two operating modes are foreseen: *Direct Drive Mode* and *PLL Mode*. NPO: Filename: Number of pages: Page: 00103/05:V1724x.MUTx/31 V1724\_REV31.DOC 66 21 Revision date: 11/03/2015 Revision: #### 3.2.1. **Direct Drive Mode** The aim of this mode is to drive externally the ADCs' Sampling Clock; generally this is necessary when the required sampling frequency is not a VCXO frequency submultiple. The only requirement over the SAMP-CLK is to remain within the ADCs' range. By design, sampling frequency values in the range 32.2 – 100 MHz are supported. #### 3.2.2. **PLL Mode** The AD9510 features an internal Phase Detector which allows to couple REF-CLK with VCXO (1 GHz frequency); for this purpose it is necessary that REF-CLK is a submultiple of 1 GHz. AD9510 default setting foresees the board internal clock (50MHz) as clock source of REF-CLK. This configuration leads to Ndiv = 100, Rdiv = 5, thus obtaining 10MHz at the Phase Detector input and CLK-INT = 1GHz. The required 100 MHz Sampling Clock is obtained by processing CLK-INT through Sdiv dividers. When an external clock source is used, if it has 50MHz frequency, then AD9510 programming is not necessary, otherwise Ndiv and Rdiv have to be modified in order to achieve PLL lock. A REF-CLK frequency stability better than 100ppm is mandatory. #### 3.2.3. Trigger Clock TRG-CLK signal has a frequency equal to ½ of SAMP-CLK; therefore a 2 samples "uncertainty" occurs over the acquisition window. #### 3.2.4. **Output Clock** Front panel Clock Output is User programmable. Odiv and Odel parameters allows to obtain a signal with the desired frequency and phase shift (in order to recover cable line delay) and therefore to synchronise daisy chained boards. CLK-OUT default setting is OFF, it is necessary to enable the AD9510 output buffer to enable it. #### 3.2.5. AD9510 programming CAEN has developed a software tool which allows to handle easily the clock parameters, the CAENupgrader; see www.caen.it path: Home / Products / Firmware/Software / Digitizer Software / Configuration Tools / CAENUpgrader ### 3.2.6. PLL programming In CAENUpgrader GUI, the User must select the **PLL** clock mode, then select the value of the input clock frequency from the **Input Clock** menu). The VCXO frequency (1GHz) ca be also read from the board. In case of a desired sampling frequency different from the nominal 100 MHz, the **ADC Sampling Frequency** menu allows to select the permitted values. **NOTE:** Changing the ADC sampling frequency, only the frequency values in the range 32.2 -100 MHz are supported (the board cannot be operated at lower frequencies). **Output Clock** selection enables a clock signal to be provided out on CLK-OUT connector. This setting allows the clock propagation in multi-board systems, where both the Frequency and a Delay parameter can be set in the software interface in order to perform the clock sinchronization among multiple boards (see § 3.2.9). ### 3.2.7. Direct Drive programming In Direct Drive/BYPASS clock mode, the User can directly set the input frequency (**Input Clock** field, real values are allowed). Given an input frequency, it is possible to set the parameters in order to provide the required signals. ### 3.2.8. Configuration file Once all parameters are set, the tool allows to save the configuration file which includes all the AD9510 device settings (see CAENupgrader documentation). It is also possible to browse and load into the AD9510 device a pre existing configuration file (see CAENupgrader documentation). For this purpose it is not necessary the board power cycle. ### 3.2.9. Multiboard synchronisation In cases when multi-board systems are involved in an experiment, it is necessary to synchronize different boards. In this way the user can acquire from N boards with Y channel each, like if they were just one board with (N x Y) channels. The main issue in the synchronization of a multi-board system is to propagate the sampling clock among the boards. This is made through input/output daisy chain connections among the digitizers. One board has to be chosen to be the "master" board that propagates its own clock to the others. A programmable phase shift can adjust possible delays in the clock propagation. This allows to have both the same ADC sampling clock, and the same time reference for all boards. Having the same time reference means that the acquisition starts/stops at the same time, and that the time stamps of different boards is aligned to the same absolute time. There are several ways to implement the trigger logic. The synchronization tool allows to propagate the trigger to all boards and acquire the events accordingly. Moreover, in case of busy state of one or more boards, the acquisition is inhibited for all boards. For a detailed guide to multi-board synchronization, refer to the web available document: AN2086 - Synchronization of CAEN Digitizers in Multiple Board Acquisition Systems #### 3.3. **Acquisition Modes** #### 3.3.1. Acquisition run/stop The acquisition can be started and stopped in different ways, according to bits[1:0] setting of Acquisition Control register and bit[2] of the same register: - SW CONTROLLED (bits[1:0] = 00): Start and Stop take place by software command. Bit[2] = 0 means stopped, while bit[2] = 1 means running. - S-IN CONTROLLED (bits[1:0] = 01): bit[2] = 1 arms the acquisition and the Start is issued as the S-IN signal is set high and the Stop occurs when it is set low. If bit[2] = 0 (disarmed), the acquisition is always off. - FIRST TRIGGER CONTROLLED (bits[1:0] = 10): bit[2] = 1 arms the acquisition and the Start is issued on the first trigger pulse (rising edge) on the TRG-IN connector. This pulse is not used as a trigger; actual triggers start from the second pulse on TRG-IN. The Stop acquisition must be SW controlled (i.e. reset of bit[2]). - LVDS I/Os CONTROLLED: this mode acts like the S-IN CONTROLLED (bits[1:0] = 01), but using the configurable features of the signals on the LVDS I/Os connector (see § 3.6). Title: Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 Revision: 128K 64K 32K 16K 8K ### 3.3.2. Acquisition Triggering: Samples and Events When the acquisition is running, a trigger signal allows to: store a 31-bit counter vaule of the Trigger Time Tag (TTT). The counter (representing a time reference), like so the Trigger Logic Unit (see § 3.2) operates at a frequency of 100 MHz (i.e. 10 ns, that is to say 1 ADC clock cycle). Due to the way the acquired data are written into the board internal memory (i.e in 4-sample bunches), the TTT counter is read every 2 trigger logic clock cycles, which means the trigger time stamp resolution results in 20 ns (i.e. 50 MHz). Basing on that, the LSB of the TTT is always "0". increment the EVENT COUNTER; 32 64 128 256 512 0x05 0x06 0x07 0x08 0x09 fill the active buffer with the pre/post-trigger samples, whose number is programmable via Post Trigger Setting register; the Acquisition window width is determined via Buffer Organization (0x800C) register setting; then the buffer is frozen for readout purposes, while acquisition continues on another buffer. REGISTER BUFFER NUMBER SIZE of one BUFFER (samples) SRAM 1MB/ch (512KS) SRAM 8MB/ch (4MS) 0x00512K 4M2 256K 2M0x01128K 0x024 1M 64K 512K 0x03 8 256K 0x0416 32K 16K 8K 4K 2K 1K **Table 3.1: Buffer Organization** 0x0A 1024 512 4K An event is therefore composed by the trigger time tag, pre- and post-trigger samples and the event counter. Overlap between "acquisition windows" may occur (a new trigger occurs while the board is still storing the samples related to the previous trigger); this overlap can be either rejected or accepted (programmable via VME). If the board is programmed to accept the overlapped triggers, as the "overlapping" trigger arrives, the current active buffer is filled up, then the samples storage continues on the subsequent one. In this case events will not have all the same size (see Fig. 3.4). Title: Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 Revision: Fig. 3.4: Trigger Overlap A trigger can be refused for the following causes: - acquisition is not active - memory is FULL and therefore there are no available buffers - the required number of samples for building the pre-trigger of the event is not reached yet; this happens typically as the trigger occurs too early either with respect to the RUN ACQUISITION command (see § 3.3.1) or with respect to a buffer emptying after a MEMORY FULL status - the trigger overlaps the previous one and the board is not enabled for accepting overlapped triggers As a trigger is refused, the current buffer is not frozen and the acquisition continues writing on it. The Event Counter can be programmed in order to be either incremented or not. If this function is enabled, the Event Counter value identifies the number of the triggers sent (but the event number sequence is lost); if the function is not enabled, the Event Counter value coincides with the sequence of buffers saved and readout. Page: 26 ## **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 Revision: ### 3.3.2.1. Custom size events It is possible to make events with a number of Memory locations, which depends on Buffer Organization register setting smaller than the default value. One memory location contains two ADC samples and the maximum number of memory locations $N_{LOC}$ is therefore half the maximum number of samples per block NS = 512K/Nblocks. Smaller $N_{\text{LOC}}$ values can be achieved by writing the number of locations $N_{\text{LOC}}$ into the Custom Size register. $N_{\text{LOC}}$ = 0 means "default size events", i.e. the number of memory locations is the maximum allowed. $N_{LOC}$ = N1, with the constraint 0<N1<1/2NS, means that one event will be made of 2·N1 samples. ### 3.3.3. Event structure An event is structured as follows: - Header (four 32-bit words) - Data (variable size and format) The event can be readout either via VME or Optical Link; data format is 32 bit long word, therefore each long\_word contains 2 samples. ### 3.3.3.1. Header It is composed by four words, namely: - Size of the event (number of 32 bit long words) - Board ID (GEO); Bit24; data format: 0= normal format; 1= Zero Length Encoding data compression method enabled (see § 3.4); 16 bit pattern, latched on the LVDS I/O (see § 3.6) as one trigger arrives; Channel Mask (=1: channels participating to event; ex CH5 and CH7 participating→Ch Mask: 0xA0, this information must be used by the software to acknowledge which channel the samples are coming from) - Event Counter: It is the trigger counter; it can count either accepted triggers only, or all triggers. - Trigger Time Tag: It is a 31-bit counter (31 bit count + 1 bit as roll over flag), which is reset either as acquisition starts or via front panel Reset signal, and is incremented at each sampling clock cycle. It represents the trigger time reference. TTT resolution is 20 ns and ranges up to 21 s (i.e 10 ns\*(231-1)). ### 3.3.3.2. Samples Stored samples; data from masked channels are not read. 0 0 0 0 **Revision date:** 11/03/2015 Revision: DATA CH7 HEADER DATA CHO DATA CH1 . . DATA CH7 #### 3.3.3.3. **Event format examples** The event format is shown in Fig. 3.5 (case of 8 channels enabled, with Zero Length Encoding disabled and enabled respectively): ### ZERO LENGHT ENCODING disabled 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 **EVENT SIZE** HEADER PATTERN **BOARD-ID** RES 0 CHANNEL MASK **EVENT COUNTER** reserved TRIGGER TIME TAG SAMPLE SAMPLE [0] - CH[0] [1] - CH[0] 0 0 0 0 DATA CHO 0 0 SAMPLE [2] - CH[0] SAMPLE [3] - CH[0] SAMPLE [N-1] - CH[0] SAMPLE [N-2] - CH[0] 0 0 0 0 0 0 SAMPLE [1] - CH[1] SAMPLE [0] - CH[1] 0 0 DATA CH1 0 0 SAMPLE SAMPLE [2] - CH[1] [3] - CH[1] 0 0 SAMPLE [N-1] - CH[1] 0 0 SAMPLE [N-2] - CH[1] . . . 0 0 0 0 SAMPLE [0] - CH[7] SAMPLE [1] - CH[7] SAMPLE [N-1] - CH[7] ZERO LENGHT ENCODING enabled [3] - CH[7] SAMPLE 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 0 0 SAMPLE [2] - CH[7] SAMPLE [N-2] - CH[7] Fig. 3.5: Event Organization Filename: Number of pages: Page: V1724\_REV31.DOC 00103/05:V1724x.MUTx/31 28 ### 3.3.4. Acquisition Synchronization Each channel of the digitizer is provided with a SRAM memory that can be organized in a programmable number N of circular buffers (N = [1:1024], see Table 3.1). When the trigger occurs, the FPGA writes further a programmable number of samples for the post-trigger and freezes the buffer, so that the stored data can be read via VME or Optical Link. The acquisition can continue without dead-time in a new buffer. When all buffers are filled, the board is considered FULL: no trigger is accepted and the acquisition stops (i.e. the samples coming from the ADC are not written into the memory, so they are lost). As soon as one buffer is readout and becomes free, the board exits the FULL condition and acquisition restarts. **IMPORTANT NOTICE:** When the acquisition restarts, no trigger is accepted until at least the entire buffer is written. This means that the dead time is extended for a certain time (depending on the size of the acquisition window) after the board exits the FULL condition. A way to eliminate this extra dead time is by setting bit[5] = 1 in the Acquisition Control register. The board is so programmed to enter the FULL condition when N-1 buffers are filled: no trigger is then accepted, but samples writing continues in the last available buffer. As soon as one buffer is readout and becomes free, the boards exits the FULL condition and can immediately accept a new trigger. This way, the FULL reflects the BUSY condition of the board (i.e. inability to accept triggers); if required, the BUSY signal can be provided out on the digitzer front panel through the TRG-OUT LEMO connector (bits[19:18] and bits[17:16] of Front Panel I/O Control register, address 0x811C) or the LVDS I/Os (see § 3.6). **NOTE:** when bit[5] = 1, the minimum number of circular buffers to be programmed is N = 2. In some cases, the BUSY propagation from the digitizer to other parts of the system has some latency and it can happen that one or more triggers occur while the digitizer is already FULL and unable to accept those triggers. This condition causes event loss and it is particularly unsuitable when there are multiple digitizers running synchronously, because the triggers accepted by one board and not by other boards cause event misalignment. In this cases, it is possible to program the BUSY signal to be asserted when the digitizer is close to FULL condition, but it has still some free buffers (Almost FULL condition). In this mode, the digitizer remains able to accept some more triggers even after the BUSY assertion and the system can tolerate a delay in the inhibit of the trigger generation. When the Almost FULL condition is enabled by setting the Almost FULL level (Memory Almost FULL Level register, address 0x816C) to X, the BUSY signal is asserted as soon as X buffers are filled, although the board still goes FULL (and rejects triggers) when the number of filled buffers is N or N-1, depending on bit[5] in the Acquisition Control Register as described above. In case of multi-board set-up, the BUSY signal can be propagated among boards through the front panel LVDS I/O connectors (see § 3.6). ## **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 Revision: # 3.4. Zero suppression The board implements three algorithms of "Zero Suppression" and "Data Reduction" - Full Suppression based on the integral of the signal (ZS\_INT) - Full Suppression based on the signal amplitude (ZS\_AMP) - Zero Length Encoding (ZLE) The algorithm to be used is selected via Configuration register, and its configuration takes place via two more registers (CHANNEL n ZS\_THRES and CHANNEL n ZS\_NSAMP). When using ZS\_AMP and ZS\_ZLE algorithms, it must be noticed that that one datum (32-bit long word) contains 2 samples: therefore, depending also on trigger polarity (settings of bit[31] of Channel n ZS\_THRES register), threshold is crossed if: - Positive Logic: one datum is considered OVER threshold if at least one sample is higher or equal to threshold. - Negative Logic: one datum is considered UNDER threshold if at least one sample is lower than threshold. ### 3.4.1. Zero Suppression Algorithm ### 3.4.1.1. Full Suppression based on the integral of the signal Full Suppression based on the integral of the signal allows to discard data from one channel if the sum of all the samples (from this channel) is smaller than the threshold set by the User. It is also possible to configure the algorithm with "negative" logic: in this case the data from that channel are discarded if the sum of all the samples (from that channel) is higher than the threshold set by the User. ### 3.4.1.2. Full Suppression based on the amplitude of the signal Full Suppression based on the signal amplitude allows to discard data from one channel if the signal does not exceed the programmed threshold for Ns subsequent data at least. Ns is programmable by the Channel n ZS\_NSAMP register (address 0x1n28). It is also possible to configure the algorithm with "negative" logic: in this case the data from that channel are discarded if the signal does not remain under the programmed threshold for Ns subsequent data at least. Fig. **3.6** shows an example of *Full Suppression based on the amplitude of the signal*: the algorithm has positive logic; CH0..CH3 are enabled for acquisition, therefore the Channel Mask field in the Header allows to acknowledge which channel the data are coming from; see also § 3.3.3 for data format details. **NPO:** 00103/05:V1724x.MUTx/31 **Filename:** V1724\_REV31.DOC Number of pages: 66 Page: 30 **Document type:** Title User's Manual (MUT) Mo Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 **Revision:** Settings: Channel Configuration bits [19:16] = 0x3 (ZS\_AMP mode) CH Enable Mask = 0xF Trigger Source Enable Mask bits [31:16] = 0x4000 Trigger Source Enable Mask bits [15:0] = 0x0 Channel n ZS\_THRES bit 31 = 0 Channel n ZS\_THRES bits [13:0] = Threshold Channel n ZS\_NSAMP bits [31:0] = Ns ### OUTPUT DATA: Fig. 3.6: Zero Suppression based on the amplitude **NPO:** 00103/05:V1724x.MUTx/31 **Filename:** V1724\_REV31.DOC Number of pages: Page: 31 ## **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 Revision: ### 3.4.1.3. Zero Length Encoding ZLE Zero Length Encoding allows to transfer the event in compressed mode, discarding either the data under the threshold set by the User (positive logic) or the data over the threshold set by the User (negative logic). With Zero length encoding it is also possible to set $N_{LBK}$ (LOOK BACK), the number of data to be stored before the signal crosses the threshold and/or, $N_{LFWD}$ (LOOK FORWARD), the number of data to be stored after the signal crosses the threshold (set in the Channel n ZE\_THRES register, address 0x1n24). In this case the event of each channel has a particular format which allows the construction of the acquired time interval: - Total size of the event (total number of transferred data) - Control word - [stored valid data, if control word is "good"] - Control word - [stored valid data, if control word is "good"] - \_ The total size is the number of 32-bit data that compose the event (including the size itself). The control word has the following format: | Bit | Function | |---------|----------------------| | [31] | 0: skip | | [31] | 1: good | | [30:21] | 0 | | [20:0] | stored/skipped words | If the control word type is "good", then it will be followed by as many data as those indicated in the "stored/skipped words" field; if the control word type is "skip" then it will be followed by a "good" control world, unless the end of event is reached. IMPORTANT NOTE: the maximum allowed number of control words is 62 (14 for piggy back release 0.6 and earlier); therefore the ZLE is active within the event until the 14<sup>th</sup> transition between a "good" and a "skip" zone (or between a "skip" and a "good" zone). All the subsequent samples are considered "good" and stored. Fig. 3.7 shows an example of *Zero Length Encoding*: the algorithm has positive logic; CH0..CH3 are enabled for acquisition, therefore the Channel Mask field in the Header allows to acknowledge which channel the data are coming from; see also § 3.3.3 for data format details. **Document type:**User's Manual (MUT) Title: Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 **Revision:** Settings: CH Enable Mask = 0xF Channel Configuration bits [19:16] = 0x2 (ZLE mode) Trigger Source Enable Mask bits [31:16] = 0x4000 Trigger Source Enable Mask bits [15:0] = 0x0 Channel n ZS\_THRES bit 31 = 0 Channel n ZS\_THRES bits [13:0] = Threshold Channel n ZS\_NSAMP bits [31:16] = Nlfwd Channel n ZS\_NSAMP bits [15:0] = Nlbk ### OUTPUT DATA: 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Fig. 3.7: Zero Length Encoding samples storage Page: 33 ### 3.4.2. Zero Suppression Examples ### If the input signal is the following: Fig. 3.8: Zero Suppression example If the algorithm works in positive logic, and $N_{LBK} < N_1$ ; $N_{LFWD} < N_5$ ; $N_{LBK} + N_{LFWD} < N_3$ ; Fig. 3.9: Example with positive logic and non-overlapping $N_{LBK}\,/\,N_{LFWD}$ then the readout event is: $N'_2 + N'_4 + 5$ (control words) + 1 (size) Skip $N_1$ - $N_{LBK}$ Good $N'_2 = N_{LBK} + N_2 + N_{LFWD}$ ... N'2 words with samples over threshold Skip $N_3$ - $N_{LFWD}$ - $N_{LBK}$ Good $N'_4 = N_{LBK} + N_4 + N_{LFWD}$ ... N'4 words with samples over threshold Skip N<sub>5</sub> - N<sub>LFWD</sub> 5 31 If the algorithm works in negative logic, and $N_{LBK} + N_{LFWD} < N_2;$ Fig. 3.10: Example with negative logic and non-overlapping $N_{LBK}\,/\,N_{LFWD}$ then the readout event is: $N'_1 + N'_3 + N'_5 + 5$ (control words) + 1 (size) Good $N'_1 = N_1 + N_{LFWD}$ ... N'1 words with samples under threshold Skip $N_2$ - $N_{LFWD}$ - $N_{LBK}$ Good $N'_3 = N_{LBK} + N_3 + N_{LFWD}$ ... N'3 words with samples under threshold Skip $N_4$ - $N_{LFWD}$ - $N_{LBK}$ Good $N'_5 = N_{LBK} + N_5$ ... N'5 words with samples under threshold In some cases the number of data to be discarded can be smaller than $\mathbf{N}_{\mathsf{LBK}}$ and $\mathbf{N}_{\mathsf{LFWD}}$ : 1) If the algorithm works in positive logic, and $N_1 \leq N_{LBK} < N_3\,;$ $N_{LFWD} = 0$ ; Fig. 3.11: Example with positive logic and non overlapping $N_{LBK}$ then the readout event is: $N_1 + N_2 + N'_4 + 5$ (control words) + 1 (size) Good $N_1 + N_2$ ... $N_1$ + $N_2$ words with samples over threshold Skip $N_3$ - $N_{LBK}$ Good $N'_4 = N_{LBK} + N_4$ ... N'4 words with samples over threshold Skip N<sub>5</sub> 2) If the algorithm works in positive logic, and $N_{LBK} = 0$ ; $N_5 \leq N_{LFWD} < N_3$ ; then the readout event is: $N'_2 + N_4 + N_5 + 5$ (control words) + 1 (size) Skip N<sub>1</sub> Good $N'_2 = N_2 + N_{LFWD}$ ... N'2 words with samples over threshold Skip N<sub>3</sub> - N<sub>LFWD</sub> Good $N_4 + N_5$ ... $N_4$ + $N_5$ words with samples over threshold 3) If the algorithm works in positive logic, and $N_{LBK} = 0$ ; $N_3 \leq N_{LFWD} < N_5$ ; then the readout event is: $N'_2 + 3$ (control words) + 1 (size) Skip N<sub>1</sub> Good $N'_2 = N_2 + N_3 + N_4 + N_{LFWD}$ ... N'2 words with samples over threshold Skip N<sub>5</sub> - N<sub>LFWD</sub> 4) If the algorithm works in positive logic, and $N_3 \le N_{LBK} < N_1$ ; $N_{LFWD} = 0$ ; Fig. 3.12: Example with positive logic and overlapping N<sub>LBK</sub> then the readout event is: $N'_2 + N'_4 + 4$ (control words) + 1 (size) Skip N<sub>1</sub> - N<sub>LBK</sub> Good $N'_2 = N_{LBK} + N_2$ ... N'2 words with samples over threshold Good $N'_4 = N_3 + N_4$ ... $N'_4$ words with samples over threshold Skip $N_5$ **NOTE:** In this case there are two subsequent "GOOD" intervals. 5) If the algorithm works in positive logic, and $0 < N_{LBK} < N_1;$ $N_{LFWD} < N_5$ ; $N_{LBK} + N_{LFWD} \ge N_3$ . then the readout event is: $N'_2 + N'_4 + 4$ (control words) + 1 (size) Skip N<sub>1</sub> - N<sub>LBK</sub> Good $N'_2 = N_{LBK} + N_2 + N_{LFWD}$ ... N'2 words with samples over threshold Good $N'_4 = (N_3 - N_{LFWD}) + N_4 + N_{LFWD}$ ... N'4 words with samples over threshold Skip $N_5$ - $N_{LFWD}$ **NOTE:** In this case there are two subsequent "GOOD" intervals. These examples are reported with positive logic; the compression algorithm is the same also working in negative logic. ## 3.5. Trigger management All the channels in a board share the same trigger: this means that all the channels store an event at the same time and in the same way (same number of samples and same position with respect to the trigger); several trigger sources are available. Fig. 3.13: Block diagram of Trigger management ## 3.5.1. External trigger External trigger can be NIM/TTL signal on LEMO front panel connector, 50 Ohm impedance. The external trigger is synchronised with the internal clock (see § 3.2.3); if External trigger is not synchronised with the internal clock, a one clock period jitter occurs. ## 3.5.2. Software trigger Software trigger are generated via VME bus (write access in the relevant register). Page: ## 3.5.3. Local channel auto-trigger Each channel can generate a local trigger as the digitised signal exceeds the Vth threshold (ramping up or down, depending on VME settings), and remains under or over threshold for Nth "quartets" of samples at least (Nth is programmable via VME). The Vth digital threshold, the edge type, and the minimum number Nth of couples of samples are programmable via VME register accesses; actually local trigger is delayed of Nth quartets of samples with respect to the input signal. **NOTE:** the local trigger signal does not start directly the event acquisition on the relevant channel; such signal is propagated to the central logic which produces the global trigger, which is distributed to all channels (see § 3.5.4). Fig. 3.14: Local trigger generation #### 3.5.3.1. Trigger coincidence level In the standard operating, the board's acquisition trigger is a global trigger generated as in § 3.5.4 This global trigger allows the coincidence acquisition mode to be performed through the Majority operation. Enabling the coincidences is possible by writing in the Trigger Source enable Mask register (address 0x810C): - Bits[7:0] enable the specific channel to participate to the coincidence: - Bits[23:20] set the coincidence window (TTVAW); - Bits[26:24] set the Majority (i.e. Coincidence) level; the coincidence takes place when: Number of enabled local auto-triggers > Majority level Supposing bits[7:0] = FF (i.e. all channels are enabled) and bits[26:24] = 01 (i.e. Majority level = 1), a global trigger is issued whenever at least two of the enabled local channel auto-triggers are in coincidence within the programmed Ttvaw. The Majority level must be smaller than the number of channels enabled via bits[7:0] mask. By default, bits[26:24] = 00 (i.e. Majority level = 0), which means the coincidence acquisition mode is disabled and the T<sub>TVAW</sub> is meaningless. In this case, the global trigger is simple OR of the enabled local channel auto-triggers. Fig. 3.15 shows the trigger management in case the coincidences are disabled. Fig. 3.15: Local trigger relationship with Majority level = 0 **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer Revision date: 11/03/2015 **Revision:** Fig. 3.16 shows the trigger management in case the coincidences are enabled with Majority level = 1 and T<sub>TVAW</sub> is a value different from 0. Fig. 3.16: Local trigger relationship with Majority level = 1 and $T_{TVAW} \neq 0$ **NOTE:** with respect to the position where the global trigger is generated, the portion of input signal stored depends on the programmed length of the acquisition window and on the post trigger setting. Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 **Revision:** Fig. 3.17 shows the trigger management in case the coincidences are enabled with Majority level = 1 and $T_{TVAW} = 0$ (i.e. 1 clock cycle) Fig. 3.17: Local trigger relationship with Majority level = 1 and $T_{\text{TVAW}} = 0$ In this case, the global trigger is issued if at least two of the enabled local channel autotriggers are in coincidence within 1 clock cycle. NOTE: a practical example of making coincidences with the digitizer in the standard operating is detailed in the document: GD2817 - How to make coincidences with CAEN digitizers (web available). Page: #### 3.5.4. Trigger distribution The OR of all the enabled trigger sources, after being synchronised with the internal clock, becomes the global trigger of the board and is fed in parallel to all the channels, which store an event. A Trigger Out is also generated on the relevant front panel TRG\_OUT connector (NIM or TTL), and allows to extend the trigger signal to other boards. For example, in order to start the acquisition on all the channels in the crate, as one of the channels ramps over threshold, the Local Trigger must be enabled as Trigger Out, the Trigger Out must then be fed to a Fan Out unit; the obtained signal has to be fed to the External Trigger Input of all the boards in the crate (including the board which generated the Trigger Out signal). Fig. 3.18: Trigger integration 31 ## 3.6. Front Panel I/Os The V1724 is provided with 16 general purpose programmable LVDS I/O signals (see § 2.4.4). From the ROC FPGA firmware revision 3.8 on, a more flexible configuration management has been introduced, which allows these signals to be programmed in terms of direction (INPUT/OUTPUT) and functionality by groups of 4. IN ORDER TO KEEP THE COMPATIBILITY WITH FIRMWARE REVISIONS LOWER THAN 3.8, ALL PREVIOUS CONFIGURATIONS ARE STILL AVAILABLE IN THE FIRMWARE (SEE § 3.6.4). SINCE THIS COULD BE NO LONGER GUARANTEED IN THE FUTURE, THE USER IS HEARTLY RECOMMENDED TO TAKE THE NEW CONFIGURATION MANAGEMENT AS REFERENCE. The direction of the signals are set by the bits[5:2] in the Front Panel I/O Control register (address 0x811C): $Bit[2] \rightarrow LVDS I/O[3:0]$ Bit[3] $\rightarrow$ LVDS I/O[7:4] Bit[4] → LVDS I/O[11:8] Bit[5] → LVDS I/O[15:12] Where setting the bit to 0 enables the relevant signals in the group as INPUT, while 1 enables them as OUTPUT. The LVDS I/O new modes are enabled by setting to 1 the bit[8] of the Front Panel I/O Control register (address 0x811C). By default, the new modes are disabled (i.e. bit[8] = 0) and the status of the LVDS I/O signals is congruent with the old Programmed I/O mode: Table 3.2: Front Panel LVDS I/Os default setting | Nr. | Direction | Description | |-----|-----------|-------------------------------------| | 0 | out | Ch 0 Trigger Request | | 1 | out | Ch 1 Trigger Request | | 2 | out | Ch 2 Trigger Request | | 3 | out | Ch 3 Trigger Request | | 4 | out | Ch 4 Trigger Request | | 5 | out | Ch 5 Trigger Request | | 6 | out | Ch 6 Trigger Request | | 7 | out | Ch 7 Trigger Request | | 8 | out | Memory Full | | 9 | out | Event Data Ready | | 10 | out | Channels Trigger | | 11 | out | RUN Status | | 12 | in | Trigger Time Tag Reset (active low) | | 13 | in | Memory Clear (active low) | | 14 | - | reserved | | 15 | - | reserved | When enabled (i.e. bit[8] = 1), the new management allows each group of 4 signals of the LVDS I/O 16-pin connector to be configured in one of the 4 following modes (according to bits[15:0] in the Front Panel LVDS I/O New Features register; address 0x81A0): - Mode 0 (bits[n+3:n] = 0000): REGISTER - Mode 1 (bits[n+3:n] = 0001): TRIGGER - Mode 2 (bits[n+3:n] = 0010): nBUSY/nVETO - Mode 3 (bits[n+3:n] = 0011): OLD STYLE Where n = 0, 4, 8, 12 NOTE: Whatever option is set, the LVDS I/Os are always latched with the trigger and the relevant status of the 16 signals is always written into the header's Pattern field (see § 3.3.3.1) the user can then choose to readout it or not. Table 3.3: Features description when LVDS group is configured as INPUT | | REGISTER | TRIGGER | nBUSY/nVETO | OLD STYLE | |--------------------|------------|---------------|----------------|----------------| | | | | 15: nRunIn | 15: reserved | | LVDS IN<br>[15:12] | Reg[15:12] | Not available | 14: nTriggerIn | 14: reserved | | | | | 13: nVetoIn | 13: reserved | | | | | 12: nBusyIn | 12: nClear_TTT | | | | | 11: nRunIn | 11: reserved | | LVDS IN<br>[11:8] | Reg[11:8] | Not available | 10: nTriggerIn | 10: reserved | | | | | 9: nVetoIn | 9: reserved | | | | | 8: nBusyIn | 8: nClear_TTT | | | | | 7: nRunIn | 7: reserved | | LVDS IN | Reg[7:4] | Not available | 6: nTriggerIn | 6: reserved | | [7:4] | | | 5: nVetoIn | 5: reserved | | | | | 4: nBusyIn | 4: nClear_TTT | | | | | 3: nRunIn | 3: reserved | | LVDS IN<br>[3:0] | Reg[3:0] | Not available | 2: nTriggerIn | 2: reserved | | | | | 1: nVetoIn | 1: reserved | | | | | 0: nBusyIn | 0: nClear_TTT | Table 3.4: Features description when LVDS group is configured as OUTPUT | | REGISTER | TRIGGER | nBUSY/nVETO | OLD STYLE | |---------------------|------------|-----------------|----------------------------------------------------|-----------------------------------------------------| | LVDS OUT<br>[15:12] | Reg[15:12] | TrigOut_Ch[7:4] | 3: nRun<br>2: nTrigger<br>1: nVeto<br>0: nBusy | 15: Run<br>14: Trigger<br>13: DataReady<br>12: Busy | | LVDS OUT<br>[11:8] | Reg[11:8] | TrigOut_Ch[3:0] | 7: nRun<br>6: nTrigger<br>5: nVeto<br>4: nBusy | 11: Run<br>10: Trigger<br>9: DataReady<br>8: Busy | | LVDS OUT<br>[7:4] | Reg[7:4] | TrigOut_Ch[7:4] | 11: nRun<br>10: nTrigger<br>9: nVeto<br>8: nBusy | 7: Run<br>6: Trigger<br>5: DataReady<br>4: Busy | | LVDS OUT<br>[3:0] | Reg[3:0] | TrigOut_Ch[3:0] | 15: nRun<br>14: nTrigger<br>13: nVeto<br>12: nBusy | 3: Run<br>2: Trigger<br>1: DataReady<br>0: Busy | ### 3.6.1. Mode 0: REGISTER Direction is INPUT: the logic level of the LVDS I/O signals can be read through the Front Panel I/O Data register, address 0x8118. Direction is OUTPUT: the logic level of the LVDS I/O signals can be written through the Front Panel I/O Data register, address 0x8118 ## 3.6.2. Mode 1: TRIGGER Direction is INPUT: Not available. Direction is OUTPUT: the $TrgOut\_Gr[(n+3):n]$ signals (n = 0, 4) consist of the local channel triggers coming directly from the mezzanines. ### 3.6.3. Mode 2: nBUSY/nVETO ## 3.6.3.1. nBusy signal nBusyln (INPUT) is an active low signal which, if enabled, is used to generate the nBusy signal (OUTPUT) as below. The Busy signal (fed out on LVDS I/Os or TRG-OUT LEMO connector) is: ### Almost\_Full OR (LVDS\_Busyln AND Busyln\_enable) #### where - Almost\_Full indicates the filling of the Buffer Memory up to a programmable level (12-bit range) set in the Memory Buffer Almost Full Level register, address 0x816C; - LVDS Busyln is available in nBUSY/nVETO configuration (see Table 3.3); - Busyln\_enable is set in the Acquisition Control register, address 0x8100, bit[8]. ### 3.6.3.2. nVETO signal Direction is INPUT: nVETOIn is an active low signal which, if enabled (i.e. Acquisition Control register, address 0x8100, bit[9] = 1), is used to veto the generation of the global trigger propagated to the channels for the event acquisition. Direction is OUTPUT: the nVETO signal is the copy of nVETOIn. ## 3.6.3.3. nTrigger signal Direction is INPUT: nTriggerIn is an active low signal which, if enabled, is a real trigger able to cause the event acquisition. It can be propagated to TRG-OUT LEMO connector or to the individual triggers. Direction is OUTPUT: nTrigger signal is the copy of the trigger signal propagated to the TRG-OUT LEMO connector. **Revision date:** 11/03/2015 Revision: ## 3.6.3.4. nRun signal Direction is INPUT: nRunIn is an active low signal which can be used as Start for the digitizer (i.e. Acquisition Control register, address 0x8100, bits[1:0] = 11). It is possible to program the start on the level or on the edge of the nRunIn signal (Acquisition Control register, bit[11]). Direction is OUTPUT: nRun signal is the inverse of the internal Run of the board. ### 3.6.4. Mode 3: OLD STYLE Old Style mode has been introduced in order the LVDS connector (properly programmed) to be able to feature the same I/O signals available in the ROC FPGA firmware revisions lower than 3.8. **NOTE:** for old configuration registers description, please refer to the document *V1724 Registers Description* as indicated in the file text file *V1724 User Manual Release Notes* downloadable at the V1724 and VX1724 web pages. ### 3.6.4.1. nClear\_TTT signal It is the only signal available as INPUT. It is the Trigger Time Tag (TTT) reset, like in the old configuration. ## 3.6.4.2. **Busy signal** The Busy signal is active high and it is exactly the inverse of the nBusy signal (see § 3.6.4.2). In case the Memory Buffer Almost Full Level register is set to 0x0 and the Busyln signal is disabled, the Busy is the FULL signal present in the old configuration. ### 3.6.4.3. DataReady signal The DataReady is an active high signal indicating that the board has data available for readout (the same as the DataReady front panel LED does). ## 3.6.4.4. Trigger signal The active high Trigger signal is the copy of the acquisition trigger (global trigger) sent from the motherboard to the mezzanines (it is neither the signal provided out on the TRG-OUT LEMO connector nor the inverse of the signal sent to the LVDS connector; see § 3.6.3.3). ### 3.6.4.5. Run signal The Run signal is active high and represents the inverse of the nRun signal (see § 3.6.3.4). ## 3.7. Analog Monitor The board houses a 12bit (100MHz) DAC with $0\div1$ V dynamics on a 50 Ohm load (see Fig. 1.1), whose input is controlled by the ROC FPGA and the signal output (driving 50 Ohm) is available on the MON/ $\Sigma$ output connector. MON output of more boards can be summed by an external Linear Fan In. This output is delivered by a 12 bit DAC. The DAC control logic implements five operating modes: - Trigger Majority Mode ( Monitor Mode = 0) - Test Mode (Monitor Mode = 1) - Analog Monitor/Inspection Mode (Monitor Mode = 2) - Buffer Occupancy Mode (Monitor Mode = 3) - Voltage Level Mode (Monitor Mode = 4) Operating mode is selected via Monitor Mode register NOTE: this feature is not available on the Mod. V1724LC ## 3.7.1. Trigger Majority Mode (Monitor Mode = 0) It is possible to generate a Majority signal with the DAC: a voltage signal whose amplitude is proportional to the number of channels under/over threshold (1 step = 125mV); this allows, via an external discriminator, to produce a global trigger signal, as the number of triggering channels has exceeded a particular threshold. Fig. 3.19: Majority logic (2 channels over threshold; bit[6] of Ch. Config. Register =0) In this mode the MON output provides a signal whose amplitude is proportional to the number of channels over the trigger threshold. The amplitude step (= +1 channel over threshold) is 125mV. **NPO: Filename:** 00103/05:V1724x.MUTx/31 V1724\_REV31.DOC **Revision date:** 11/03/2015 Revision: ## 3.7.2. Test Mode (Monitor Mode = 1) In this mode the MON output provides a sawtooth signal with 1 V amplitude and 24.41kHz frequency. ## 3.7.3. Analog Monitor/Inspection Mode (Monitor Mode = 2) In this mode the MON output provides a signal whose amplitude is proportional to the sum of the board channels. The following diagram shows the way the channels data are processed. Fig. 3.20: Inspection Mode diagram Data converted by channel ADC are brought to the FPGA via a 2 bit BUS. Data transfer timing is provided by TRG-CLK; the available bandwidth is 200 Mb/s. The FPGA ROC handles 8 bit data. Data rate is ¼ of TRG-CLK. Chx DATA represents 8 bit of the converted sample, selected via the Analog Monitor Polarity & Shift register; on modules with Piggy Back revision older than 0.B, Chx DATA represents the 8 MSB of the converted sample. Data from 8 channels are summed; each channel can be enabled (see Analog Monitor Register) to participate or not to the sum. The sum value is provided on 11 bit; bit 31 of Analog Monitor register allows to invert the sum; a positive/negative offset (also encoded on 11bit) can be added to the sum (there is a sign bit in the Analog Monitor Register to select offset polarity). The sum value can be multiplied by a fixed factor (MAGNIFY x1, x2, x4, x8). The final result (11 bit dynamics) allows to drive the DAC. The DAC output has 1V dynamics and drives 50 Ohm. ## 3.7.3.1. Procedure to enable "Analog Monitor" mode In order to enable Analog Monitor mode is necessary to: - enable the channels to send data to FPGA ROC, by setting to 1 bit 7 of Channel Configuration register. If this bit is set the datum sent is always 0. - Configure the Analog Monitor register with the desired settings. - Enable Analog Monitor mode: set to 2 the Monitor Mode register. #### 3.7.3.2. **Applications examples** These examples show the effect of the channel/offset/magnify parameters over MON output. Single channel amplified on 0-1 V dynamics: Fig. 3.21: Example of Magnify parameter use on single channel The assumption is an input signal on CH0 using the whole dynamics. Only such channel is enabled for Analog Monitor; the triangular waveform is just as example. FPGA AMC of CH0 sends 8MSB to FPGA ROC with 25 Mhz rate (one sample out of four). If no output is added and MAGNIFY factor 1x, the DAC produces a copy of the signal on channel 0 with 0÷125 mV dynamics (1/8 of DAC dynamics). If a larger dynamics is desired, it is necessary increase MAGNIFY factor; with MAGNIFY 8x one channel covers all the DAC available dynamics. Page: ### Channel sum with maximum dynamics: Fig. 3.22: Example of Magnify and Offset parameters use on single channel The assumption is an input signal on CH0 using th whole dynamics and all channels participating to Analog Monitor. The ADC on the mezzanine produces data in the 0÷16383 range (14 bit). All channels have 0 offset and therefore the ADC converted value is 8192. The triangular waveform is shown as example. The FPGA AMC of channel 0 sends the 8 MSB to FPGA ROC with a 25 Mhz rate (one sample out of four). If no output is added and MAGNIFY factor 1x, the DAC produces a copy of the signal on channel 0 with 125 mV dynamics (1/8 of DAC dynamics) and 500 mV average value. If a larger dynamics is desired, it is necessary to modify 0FFSET and MAGNIFY factor: in order to avoid saturation it is necessary to subtract to the channel sum a value equal to the minimum of the channel sum (displacement). ## 3.7.4. Buffer Occupancy Mode (Monitor Mode = 3) In this mode, MON out provides a voltage value proportional to the number of buffers filled with events; step: 1 buffer = 0.976 mV. This mode allows to test the readout efficiency: in fact if the average event readout throughput is as fast as trigger rate, then MON out value remains constant; otherwise if MON out value grows in time, this means that readout rate is slower than trigger rate. ## 3.7.5. Voltage Level Mode (Monitor Mode = 4) In this mode, MON out provides a voltage value programmable via the 'N' parameter written in the SET MONITOR DAC register, with: Vmon = 1/4096\*N (Volt). ## **Title:** Mod. V1724 8 Channel 14bit - 100MS/s Digitizer Revision date: 11/03/2015 Revision: ## 3.8. Test pattern generator The FPGA AMC can emulate the ADC and write into memory a ramp (0, 1, 2, 3,...3FFF, 3FFF, 3FFE..., 0) for test purposes. It can be enabled via Channel Configuration register. ## 3.9. Reset, Clear and Default Configuration ### 3.9.1. Global Reset Global Reset is performed at Power ON of the module or via a VME RESET (SYS\_RES). It allows to clear the data off the Output Buffer, the event counter and performs a FPGAs global reset, which restores the FPGAs to the default configuration. It initialises all counters to their initial state and clears all detected error conditions. ## 3.9.2. Memory Reset The Memory Reset clears the data off the Output Buffer. The Memory Reset can be forwarded via either a write access to Software Clear Register or with a pulse sent to the front panel Memory Clear input (see § 3.9). ## 3.9.3. Timer Reset The Timer Reset allows to initialize the timer which allows to tag an event. The Timer Reset can be forwarded with a pulse sent to Trigger Time Tag Reset input (see § 3.6). **Revision date:** 11/03/2015 Revision: #### 3.10. VMEBus interface The module is provided with a fully compliant VME64/VME64X interface (see § 1.1), whose main features are: - **EUROCARD 9U Format** - J1/P1 and J2/P2 with either 160 pins (5 rows) or 96 (3 rows) connectors - A24, A32 and CR-CSR address modes - D32, BLT/MBLT, 2eVME, 2eSST data modes - MCST write capability - **CBLT** data transfers - RORA interrupter - Configuration ROM #### 3.10.1. Addressing capabilities #### 3.10.1.1. **Base address** The module works in A24/A32 mode. The Base Address of the module can be fixed through four rotary switches (see § 2.6) and is written into a word of 24 or 32 bit. The Base Address can be selected in the range: Fig. 3.23: A24 addressing Fig. 3.24: A32 addressing The Base Address of the module is selected through four rotary switches (see § 2.6), then it is validated only with either a Power ON cycle or a System Reset (see § 3.8). 00103/05:V1724x.MUTx/31 Filename: V1724\_REV31.DOC Number of pages: Page: 3.10.1.2. **CR/CSR address** GEO address is picked up from relevant backplane lines and written onto bit 23..19 of CR/CSR space, indicating the slot number in the crate; the recognised Address Modifier for this cycle is 2F. This feature is implemented only on versions with 160pin connectors. Fig. 3.25: CR/CSR addressing #### 3.10.1.3. **Address relocation** Relocation Address register allows to set via software the board Base Address (valid values ≠ 0). Such register allows to overwrite the rotary switches settings; its setting is enabled via VME Control Register. The used addresses are: Fig. 3.26: Software relocation of base address #### 3.11. Data transfer capabilities The board supports D32 single data readout, Block Transfer BLT32 and MBLT64, 2eVME and 2eSST cycles. Sustained readout rate is up to 60 MB/s with MBLT64, up to 100 MB/s with 2eVME and up to 160 MB/s with 2eSST. **Revision date:** 11/03/2015 Revision: ## 3.12. Events readout ## 3.12.1. Sequential readout The events, once written in the SRAMs (Memory Event Buffers), become available for readout via VME. During the memory readout, the board can continue to store more events (independently from the readout) on the free buffers. The acquisition process is therefore "deadtimeless", until the memory becomes full. Although the memories are SRAMs, VMEBus does not handle directly the addresses, but takes them from a FIFO. Therefore, data are read from the memories sequentially, according to the selected Readout Logic, from a memory space mapped on 4Kbytes (0x0000÷0x0FFC). The events are readout sequentially and completely, starting from the Header of the first available event, followed by the Trigger Time Tag, the Event Counter and all the samples of the channels (from 0 to 7). Once an event is completed, the relevant memory buffer becomes free and ready to be written again (old data are lost). After the last word in an event, the first word (Header) of the subsequent event is readout. It is not possible to readout an event partially (see also § 3.3.3). #### 3.12.1.1. SINGLE D32 This mode allows to readout a word per time, from the header (actually 4 words) of the first available event, followed by all the words until the end of the event, then the second event is transferred. The exact sequence of the transferred words is shown in § 3.3.3. We suggest, after the 1<sup>st</sup> word is transferred, to check the Event Size information and then do as many D32 cycles as necessary (actually Event Size -1) in order to read completely the event. **Revision date:** 11/03/2015 Revision: ### 3.12.1.2. BLOCK TRANSFER D32/D64, 2eVME BLT32 allows, via a single channel access, to read N events in sequence, N is set via the BLT Event Number register. The event size depends on the Buffer Size Register setting; namely: ``` [Event Size] = [8*(Block Size)] + [16 bytes] ``` Smaller event size can be achieved via Custom Size setting. Then it is necessary to perform as many cycles as required in order to readout the programmed number of events. We suggest to enable BERR signal during BLT32 cycles, in order to end the cycle avoiding filler readout. The last BLT32 cycle will not be completed, it will be ended by BERR after the #N event in memory is transferred (see example in the figure below). Fig. 3.27: Example of BLT readout Since some 64 bit CPU's cut off the last 32 bit word of a transferred block, if the number of words composing such block is odd, it is necessary to add a dummy word (which has then to be removed via software) in order to avoid data loss. This can be achieved by setting the ALIGN64 bit in the VME Control register. MBLT64 cycle is similar to the BLT32 cycle, except that the address and data lines are multiplexed to form 64 bit address and data buses. The 2eVME allows to achieve higher transfer rates thanks to the requirement of only two edges of the two control signals (DS and DTACK) to complete a data cycle. #### 3.12.1.3. CHAINED BLOCK TRANSFER D32/D64 The V1724 allows to readout events from more daisy chained boards (Chained Block Transfer mode). The technique which handles the CBLT is based on the passing of a token between the boards; it is necessary toverify that the used VME crate supports such cycles. Several contiguous boards, in order to be daisy chained, must be configured as "first", "intermediate" or "last" via MCST Base Address and Control Register. A common Base Address is then defined via the same register; when a BLT cycle is executed at the address CBLT\_Base + 0x0000 ÷ 0x0FFC, the "first" board starts to transfer its data, driving DTACK properly; once the transfer is completed, the token is passed to the second board via the IACKIN-IACKOUT lines of the crate, and so on until the "last" board, which completes the data transfer and asserts BERR (which has to be enabled): the Master then ends the cycle and the slave boards are rearmed for a new acquisition. If the size of the BLT cycle is smaller than the events size, the board which has the token waits for another BLT cycle to begin (from the point where the previous cycle has ended). #### 3.12.2. Random readout (to be implemented) Events can be readout partially (not necessarily starting from the first available) and are not erased from the memories, unless a command is performed. In order to perform the random readout it is necessary to execute an **Event Block Request** via VME. Indicating the event to be read (page number = 12 bit datum), the offset of the first word to be read inside the event (12 bit datum) and the number of words to be read (size = 10 bit datum). At this point the data space can be read, starting from the header (which reports the required size, not the actual one, of the event), the Trigger Time Tag, the Event Counter and the part of the event required on the channel addressed in the Event Block Request. After data readout, in order to perform a new random readout, it is necessary a new Event Block Request, otherwise Bus Error is signalled. In order to empty the buffers, it is necessary a write access to the Buffer Free register: the datum written is the number of buffers in sequence to be emptied. Fig. 3.28: Example of random readout Page: Title: Mod. V1724 8 Channel 14bit - 100MS/s Digitizer **Revision date:** 11/03/2015 **Revision:** 31 #### **Event Polling** 3.12.3. A read access to Event Size register allows "polling" the number of 32 bit words composing the next event to be read: this permits to perform a properly sized (according to the Event Size information) BLT readout from the Memory Event Buffer. **Revision date:** 11/03/2015 Revision: ## 3.13. Optical Link The board houses a daisy chainable Optical Link (communication path which uses optical fiber cables as physical transmission line) able to transfer data at 80 MB/s, therefore it is possible to connect up to eight V1724 to a single Optical Link Controller by using the A2818 PCI card or up to thirty-two V1724 with the A3818 PCIe card: for more information, see <a href="www.caen.it">www.caen.it</a> (path: Products / Front End / PCI/PCIe / Optical Controller). The parameters for read/write accesses via optical link are the same used by VME cycles (Address Modifier, Base Address, data Width, etc); wrong parameter settings cause Bus Error. VME Control Register bit 3 allows to enable the module to broadcast an interrupt request on the Optical Link; the enabled Optical Link Controllers propagate the interrupt on the PCI bus as a request from the Optical Link is sensed. VME and Optical Link accesses take place on independent paths and are handled by board internal controller, with VME having higher priority; anyway it is better to avoid accessing the board via VME and Optical Link simultaneously. ## 4. Software tools User's Manual (MUT) Fig. 4.1: Block diagram of the software layers CAEN provides drivers for both the physical communication channels (the proprietary CONET Optical Link managed by the A2818 PCI card or A3818 PCIe cards and the VME bus accessed by the V1718 and V2718 bridges; refer to the related User Manuals), a set of C and LabView libraries, demo applications and utilities. Windows and Linux are both supported. The available software is the following: - CAENComm library contains the basic functions for access to hardware; the aim of this library is to provide a unique interface to the higher layers regardless the type of physical communication channel. Note: for VME access, CAENcomm is based on CAEN's VME bridges V1718 (USB to VME) and V2718 (PCI/PCIe to VME). In the case of third-part bridges or SBCs, the user must provide the functions contained in the CAENcomm library for the relevant platform. The CAENComm requires the CAENVMELib library to be installed even in the cases where the VME is not used. - CAENDigitizer is a library of functions designed specifically for the digitizer family and it supports also the boards running special DPP (Digital Pulse Processing) firmware. The purpose of this library is to allow the user to open the digitizer, program it and manage the data acquisition in an easy way: with few lines of code the user can make a simple readout program without the necessity to know the details of the registers and the event data format. The CAENDigitizer library implements a common interface to the higher software layers, masking the details of the physical channel and its protocol, thus making the libraries and applications that rely on the CAENDigitizer independent from the physical layer. The library is based on the CAENComm library that manages the communication at low level (read and write access). CAENVMELib and CAENComm libraries must be already installed on the host PC before installing the CAENDigitizer; however, both CAENVMELib and CAENComm libraries are completely transparent to the user. - WaveDump is a Console application that allows to program the digitizer (according to a text configuration file that contains a list of parameters and instructions), to start the acquisition, read the data, display the readout and trigger rate, apply some post processing (such as FFT and amplitude histogram), save data to a file and also plot the waveforms using the external plotting tool "gnuplot", available on internet for free. This program is quite basic and has no graphics but it is an excellent example of C code that demonstrates the use of libraries and methods for an efficient readout and data analysis. NOTE: WaveDump does not work with digitizers running DPP firmware. The users who intend to write the software on their own are suggested to start with this demo and modify it according to their needs. For more details please see the WaveDump User Manual and Quick Start Guide (Doc nr.: UM2091, GD2084). Fig. 4.2: WaveDump output waveforms CAENScope is a fully graphical program that implements a simple oscilloscope: it allows to see the waveforms, set the trigger thresholds, change the scales of time and amplitude, perform simple mathematical operations between the channels, save data to file and other operations. CAENscope is provided as an executable file; the source codes are not distributed. NOTE: CAENScope does not work with digitizers running DPP firmware and it is not compliant with x742 digitizer family. For more details please see the CAENScope Quick Start Guide GD2484. Fig. 4.3: CAENScope oscilloscope tab **NPO:** 00103/05:V1724x.MUTx/31 **Filename:** V1724\_REV31.DOC **Number of pages:** CAENUpgrader is a software composed of command line tools together with a Java Graphical User Interface (for Windows and Linux OS). CAENUpgrader allows in few easy steps to upload different firmware versions on CAEN boards, to upgrade the VME digitizers PLL, to get board information and to manage the firmware license. CAENUpgrader requires the installation of 2 CAEN libraries (CAENComm, CAENVMELib) and Java SE6 (or later). CAENComm allows CAENUpgrader to access target boards via USB or via CAEN proprietary CONET optical link. Fig. 4.4: CAENUpgrader Graphical User Interface DPP Control Software is an application that manages the acquisition in the digitizers which have DPP firmware installed on it. The program is made of different parts: there is a GUI whose purpose is to set all the parameters for the DPP and for the acquisition; the GUI generates a textual configuration file that contains all the parameters. This file is read by the Acquisition Engine (DPPrunner), which is a C console application that programs the digitizer according to the parameters, starts the acquisition and manage the data readout. The data, that can be waveforms, time stamps, energies or other quantities of interest, can be saved to output files or plotted using gnuplot as an external plotting tool, exactly like in WaveDump. NOTE: so far DPP Control Software is developed for 724,720 and 751 digitizer series. Fig. 4.5: DPP Control Software Graphical User Interface and Energy plot **NPO:** 00103/05:V1724x.MUTx/31 **Filename:** V1724\_REV31.DOC Number of pages: 66 Page: # 5. Installation - The Mod. V1724 fits into all 6U VME crates. - VX1724 versions require VME64X compliant crates - Turn the crate OFF before board insertion/removal - Remove all cables connected to the front panel before board insertion/removal ## ALL CABLES MUST BE REMOVED FROM THE FRONT PANEL BEFORE EXTRACTING THE BOARD FROM THE CRATE! #### 5.1. **Power ON sequence** To power ON the board follow this procedure: - 1. insert the V1724 board into the crate - 2. power up the crate #### 5.2. **Power ON status** At power ON the module is in the following status: - the Output Buffer is cleared; - registers are set to their default configuration **Revision date:** 11/03/2015 Revision: ## 5.3. Firmware upgrade The firmware of the V1724 is stored on an on-board FLASH memory. Two copies of the firmware are stored in two different pages of the FLASH, called Standard (STD) and Backup (BKP); at Power On, a microcontroller reads the Flash memory and programs the module with the firmware version selected via the SW1 switch (see § 2.6), which can be placed either on the STD position (left), or in the BKP position (right). It is possible to upgrade the board firmware via VME or Optical Link by writing the FLASH with CAENUpgrader software (see § 4). For instructions to use the program, please refer to the document: GD2512 - CAENUpgrader QuickStart Guide (web available) It is strongly suggested to upgrade ONLY one of the stored firmware revisions (generally the STD one): if both revision are simultaneously updated and a failure occurs, it will not be possible to upload the firmware via VME or Optical Link again! IMPORTANT NOTE: all modules featuring PCB Rev.0 do not support firmware release v1724\_revX1.2\_0.4.rbf and later. PCB revision (Revision Field) can be read at Configuration ROM (see the document V1724 Registers Description). Contact CAEN technical support (see § 6) in order to upgrade firmware of modules featuring PCB Rev.0. Page: **Revision date:** 11/03/2015 **Revision:** ## 5.3.1. V1724 Upgrade files description The board hosts one FPGA on the mainboard and two FPGA on each mezzanine (i.e. one FPGA per channel). The channel FPGAs firmware is identical. A unique file is provided that will updated all the FPGA at the same time. ROC FPGA MAINBOARD FPGA (Readout Controller + VME interface): FPGA Altera Cyclone EP1C20. AMC FPGA CHANNEL FPGA (ADC readout/Memory Controller): FPGA Altera Cyclone EP1C4 or EP1C20 (see § 2.7) The programming file has the extension .CFA (CAEN Firmware Archive) and is a sort of archive format file aggregating all the standard firmware files compatible with the same family of digitizers. CFA and its name follows this general scheme: x724\_revX.Y\_W.Z.CFA #### where: - x724 are all the boards the file is compliant to: DT5724, N6724, V1724, VX1724 - X.Y is the major/minor revision number of the mainboard FPGA - W.Z is the major/minor revision number of the channel FPGA **WARNING:** in case of programming failures that compromise the communication with the board, a first recovering attempt can be performed by setting the SW1 switch on the mainboard in the BKP position. If the communication is retrieved when the board is powered on in backup mode, the standard page of the FLASH can be then reprogrammed. If the problem still remains, please contact CAEN technical support (see § 6) for further instructions. **Revision date:** 11/03/2015 **Revision:** # 6. Technical support CAEN makes available the technical support of its specialists at the e-mail addresses below: support.nuclear@caen.it (for questions about the hardware) support.computing@caen.it (for questions about software and libraries) Page: