

# ComSync/104

PC/104 serial communications User Manual



Connect Tech Inc 42 Arrow Road Guelph, Ontario N1K 1S6 Tel: 519-836-1291 Toll: 800-426-8979 Fax: 519-836-4878 Email: sales@connecttech.com URL: http://www.connecttech.com

CTIM-00012, Revision 0.04, June 2007

#### **Limited Lifetime Warranty**

Connect Tech Inc. provides a Lifetime Warranty for all Connect Tech Inc. products. Should this product, in Connect Tech Inc.'s opinion, fail to be in good working order during the warranty period, Connect Tech Inc. will, at its option, repair or replace this product at no charge, provided that the product has not been subjected to abuse, misuse, accident, disaster or non Connect Tech Inc. authorized modification or repair.

You may obtain warranty service by delivering this product to an authorized Connect Tech Inc. business partner or to Connect Tech Inc. along with proof of purchase. Product returned to Connect Tech Inc. must be pre-authorized by Connect Tech Inc. with an RMA (Return Material Authorization) number marked on the outside of the package and sent prepaid, insured and packaged for safe shipment. Connect Tech Inc. will return this product by prepaid ground shipment service.

The Connect Tech Inc. Lifetime Warranty is defined as the serviceable life of the product. This is defined as the period during which all components are available. Should the product prove to be irreparable, Connect Tech Inc. reserves the right to substitute an equivalent product if available or to retract Life Time Warranty if no replacement is available.

The above warranty is the only warranty authorized by Connect Tech Inc. Under no circumstances will Connect Tech Inc. be liable in any way for any damages, including any lost profits, lost savings or other incidental or consequential damages arising out of the use of, or inability to use, such product.

### **Copyright Notice**

The information contained in this document is subject to change without notice. Connect Tech Inc. shall not be liable for errors contained herein or for incidental consequential damages in connection with the furnishing, performance, or use of this material. This document contains proprietary information that is protected by copyright. All rights are reserved. No part of this document may be photocopied, reproduced, or translated to another language without the prior written consent of Connect Tech, Inc.

Copyright © 2007 by Connect Tech, Inc.

#### Trademark Acknowledgment

Connect Tech, Inc. acknowledges all trademarks, registered trademarks and/or copyrights referred to in this document as the property of their respective owners.

Not listing all possible trademarks or copyright acknowledgments does not constitute a lack of acknowledgment to the rightful owners of the trademarks and copyrights mentioned in this document.

#### **Customer Support Overview**

If you experience difficulties after reading the manual and/or using the product, contact the Connect Tech reseller from which you purchased the product. In most cases the reseller can help you with product installation and difficulties.

In the event that the reseller is unable to resolve your problem, our highly qualified support staff can assist you. Our support section is available 24 hours a day, seven days a week on our website at:

<u>www.connecttech.com/sub/support/support.asp</u>. See the contact information section below for more information on how to contact us directly. Our technical support is always free.

#### **Contact Information**

We offer three ways for you to contact us:

#### **Telephone/Facsimile**

Technical Support representatives are ready to answer your call Monday through Friday, from 8:30 a.m. to 5:00 p.m. Eastern Standard Time. Our numbers for calls are:

| Telephone: | 800-426-8979 (North America only)                                             |
|------------|-------------------------------------------------------------------------------|
| Telephone: | 519-836-1291 (Live assistance available 8:30 a.m. to 5:00 p.m. EST, Monday to |
|            | Friday)                                                                       |
| Facsimile: | 519-836-4878 (on-line 24 hours)                                               |

#### **Email/Internet**

You may contact us through the Internet. Our email and URL addresses are:

sales@connecttech.com support@connecttech.com www.connecttech.com

#### Mail/Courier

You may contact us by letter and our mailing address for correspondence is: Connect Tech Inc. Technical Support 42 Arrow Road Guelph, Ontario Canada N1K 1S6

#### Note:

Please go to the <u>Download Zone</u> or the <u>Knowledge Database</u> in the <u>Support Center</u> on the Connect Tech website for product manuals, installation guides, device driver software and technical tips. Submit your technical support questions to our customer support engineers via the <u>Support Center</u> on the Connect Tech website.

## Table of Contents

| Limited Lifetime Warranty                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Copyright Notice                                                                                                                                                     |
| Trademark Acknowledgment2                                                                                                                                            |
| Customer Support Overview                                                                                                                                            |
| Table of Contents                                                                                                                                                    |
| List of Figures                                                                                                                                                      |
| List of Tables                                                                                                                                                       |
| Introduction                                                                                                                                                         |
| Introduction                                                                                                                                                         |
| Hardware Installation                                                                                                                                                |
| Security Feature                                                                                                                                                     |
| Shared IRQ (Revision C and proceeding)       10         IRQ Pull-Down (Revision C and proceeding)       10         Software Selectable Line Interface Modes       11 |
| Line Termination                                                                                                                                                     |
| I/O Connect Pin Assignments                                                                                                                                          |

# List of Figures

| Figure 1: ComSync104 board layout preceeding Revision C | 5  |
|---------------------------------------------------------|----|
| Figure 2: ComSync104 Revision C/D board layout          |    |
| Figure 3: Line Termination                              | 12 |

# List of Tables

| Table 1: I/O Map                      | 7  |
|---------------------------------------|----|
| Table 2: DMA Support                  |    |
| Table 3: Register Bit Cloning         |    |
| Table 4: IRQs                         |    |
| Table 5: Line Interface Mode Settings |    |
| Table 6: Control Bits                 |    |
| Table 7: Pin Assignments              | 13 |
| Table 8: I/O Address Selection        |    |
|                                       |    |

### Introduction

The Connect Tech Inc. ComSync/104 is a 2 channel Synchronous/Asynchronous Serial Adapter card for PC/104 Bus systems.

The card utilizes the features and functionality of the Zilog 85230 ESCC , along with an innovative I/O structure, to provide the user with full featured SYNC/ASYNC communications.

#### Features

- Zilog 85230 clocked at 19.6608 MHz, allowing bit rates up to 4.9 Mbps
- Innovative I/O structure featuring basic and enhanced I/O
- Choice of seven software selectable electrical interfaces: RS-232, RS-422, RS-449, EIA-530, EIA-530/A, V.35 and X.21
- Support four software programmable DMA (Direct Memory Access) channels with TC (Terminal Count) interrupt
- 85230 Register Bit Cloning
- Available security features
- Software selectable IRQ on PC/104 bus, and Master Interrupt Enable
- Software selectable Shared IRQ and Pull-Down modes (Rev C and later)
- RS485 Mode support (Rev C and later)
- Available Industrial Temperature operating range of -40 to 85 degrees Celsius (-40 to 185 degrees F) at a reduced clock rate (14.7456 MHz)







#### Figure 2: ComSync104 Revision C/D board layout

### **Hardware Installation**

Be sure to configure all dip-switch settings prior to the physical installation of your ComSync/104 adapter into your PC/104 stack.

#### Innovative I/O Structure

The innovative I/O structure supports either a Basic mode or Enhanced mode of I/O interfacing. The Basic mode decodes 16 (eight prior to Revision C) consecutive I/O addresses of which 10 are used, which supports the ESCC along with Control and Status functions.

The Enhanced mode is 64 consecutive I/O addresses which supports the Basic mode plus an additional I/O region which allows the ESCC registers to be read/written in one PC/104 Bus cycle. The following table shows the I/O Map.

| I/O Address<br>(Offset)    | Function<br>Name                     |                                |                                                                                                                                                                  |                                | Bit Definitions<br>(Read)                                                                                         |  |  |  |
|----------------------------|--------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0                          | Channel(A)<br>Data <sup>[1]</sup>    | 0 » 7                          | 85230 Data register                                                                                                                                              | 0 » 7                          | 85230 Data register                                                                                               |  |  |  |
| 1                          | Channel(A)<br>Control <sup>[1]</sup> | 0 » 7                          | 85230 Control register                                                                                                                                           | 0 » 7                          | 85230 Control register                                                                                            |  |  |  |
| 2                          | Channel(B)<br>Data <sup>[1]</sup>    | 0 » 7                          | 85230 Data register                                                                                                                                              | 0 » 7                          | 85230 Data register                                                                                               |  |  |  |
| 3                          | Channel(B)<br>Control <sup>[1]</sup> | 0 » 7                          | 85230 Control register                                                                                                                                           | 0 » 7                          | 85230 Control register                                                                                            |  |  |  |
| 4                          | Status and<br>Control                | 0<br>1<br>2<br>3 » 5           | DTR(A) <sup>[2]</sup><br>DTR(B)<br>Security Feature Enable<br>IRQ Selection                                                                                      | 0<br>1<br>2<br>3<br>4<br>5     | DSR(A)<br>DSR(B)<br>Security Feature Enable<br>85230 INT pin<br>I/O mode<br>TC Interrupt <sup>[3]</sup>           |  |  |  |
|                            |                                      | 6<br>7                         | DMA Enable (B)<br>DMA Enable (A)                                                                                                                                 | 6<br>7                         | DMA Enable (B)<br>DMA Enable (A)                                                                                  |  |  |  |
| 5                          | TC &<br>Security                     | any                            | Clear TC Interrupt <sup>[3]</sup>                                                                                                                                | 0 » 7                          | Security Function                                                                                                 |  |  |  |
| 6                          | 85230<br>Control                     | any                            | Resets 85230 and<br>Register Bit Clones <sup>[5]</sup>                                                                                                           | 0 » 7                          | 85230 Interrupt Acknowledge                                                                                       |  |  |  |
| 7                          | Misc<br>Control                      | 0 » 2<br>3 » 5<br>6<br>7       | Line Interface Mode (A)<br>Line Interface Mode (B)<br>Master Interrupt Enable<br>WAIT/TC Enable <sup>[4]</sup>                                                   | 0 » 2<br>3 » 5<br>6<br>7       | Line Interface Mode (A)<br>Line Interface Mode (B)<br>Master Interrupt Enable<br>WAIT/TC Enable <sup>[4]</sup>    |  |  |  |
| 8 [8]                      | IRQ<br>Control                       | 0<br>1<br>2<br>3 » 5<br>6<br>7 | Shared IRQ Enable<br>IRQ Pull-Down Enable<br>Reserved<br>IRQ Selection <sup>[9]</sup><br>Master Interrupt Enable <sup>[10]</sup><br>Software IRQ <sup>[11]</sup> | 0<br>1<br>2<br>3 » 5<br>6<br>7 | Shared IRQ Enable<br>IRQ Pull-Down Enable<br>Reserved<br>IRQ Selection<br>Master Interrupt Enable<br>Software IRQ |  |  |  |
| 9 [8]                      | RS485<br>Control                     | 0 » 3<br>4 » 7                 | RX and TX RS485 Modes <sup>[7]</sup><br>Reserved                                                                                                                 | 0 » 3<br>4 » 7                 | RX and TX RS485 Modes <sup>[7]</sup><br>Reserved                                                                  |  |  |  |
| 0x20 » 0x2F <sup>[6]</sup> | Registers                            | 0 » 7                          | Register Write data                                                                                                                                              | 0 » 7                          | Register Read data                                                                                                |  |  |  |
| 0x30 » 0x3F <sup>[6]</sup> | Channel(B)<br>Registers              | 0 » 7                          | Register Write data                                                                                                                                              | 0 » 7                          | Register Read data                                                                                                |  |  |  |

Table 1: I/O Map

Notes

<sup>[1]</sup> See Zilog ESCC user manual for description of functionality.

- <sup>[2]</sup> DTR control from this I/O point is only valid when the /**DTR**//**REQ** pin of the ESCC is programmed for use as a DMA request.
- <sup>[3]</sup> TC is the Terminal Count signal from the PC/104 Bus, which occurs at the end of a DMA transfer.
- <sup>[4]</sup> When the /**W**//**REQ** pin of the ESCC is programmed as a WAIT function, this bit enables WAIT states to occur on the PC/104 Bus. When both channels are programmed to operate in DMA mode, this bit becomes a TC Interrupt Enable.
- <sup>[5]</sup> 85230 Registers bits which are cloned.
- <sup>[6]</sup> Only when Enhanced Addressing mode is enabled.
- <sup>[7]</sup> Refer to description below for bit meanings.
- <sup>[8]</sup> I/O Offsets [8] and [9] are only available on Revision C (or later) cards.
- <sup>[9]</sup> IRQ Selection can be set at I/O Offset [8] and [4] (same bit numbers).
- <sup>[10]</sup> Master Interrupt Enable can be set at I/O Offset [8] and [7] (same bit number).
- <sup>[11]</sup> Software IRQ will cause the card to generate an IRQ and is mostly used for testing.

### **DMA Support**

To allow fast data reception and transmission, the ComSync/104 supports four DMA channels; each one is assigned to one of the ESCC DMA Request pins. Each channel of the ESCC has 2 request pins which can be programmed as either a combined receive/transmit request or as separate receive and transmit requests (see the ESCC Users Manual for much more detail).

The I/O of this card will support a DMA Enable for each Channel of the ESCC. The DMA support is organized as follows:

| PC/104<br>DMA signals | 85230 DMA<br>pin | 85230<br>Chan<br>nel | 85230<br>Register Bit | Enable<br>Bit | Function                |
|-----------------------|------------------|----------------------|-----------------------|---------------|-------------------------|
| DRQ0 /<br>DACK0#      | /DTR//REQA       | А                    | WR14.2 = 1            | I/O(4).7      | Transmit DMA            |
| DRQ1 /<br>DACK1#      | /W//REQA         | А                    | WR1.6 = 1             | I/O(4).7      | Receive or Transmit DMA |
| DRQ2 /<br>DACK2#      | /DTR//REQB       | В                    | WR14.2 = 1            | I/O(4).6      | Transmit DMA            |
| DRQ3 /<br>DACK3#      | /W//REQB         | В                    | WR1.6 = 1             | I/O(4).6      | Receive or Transmit DMA |

**Note:** If a Floppy drive is installed in the system then DRQ2/DACK2# are used and should not be used for the ComSync/104.

### 85230 Register Bit Cloning

Various features of the ComSync/104 board are set up when certain register bits of the ESCC are programmed. This feature is extremely convenient and reduces the redundancy of setup functions. When certain bits are written to ESCC registers, the card keeps a copy of those bits to perform the setup of card features. These Register bits are cloned for each channel of the ESCC, to perform the following functions:

| ESCC<br>Register Bit(s)<br>Cloned | Function on ESCC                                                                          | Function on Card                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WR11.2                            | TRxC pin as an Input or Output (Reset state is an Input)                                  | Controls the direction of the $TRxC(\pm)$ pins of the Line Interface to match the setting of the ESCC.                                                                                                                                                                                                                                                                                        |
| WR4.[5,4,3,2]                     | Various SYNC modes which<br>require the SYNC pin to be an<br>Input (Reset to Async mode). | Controls the direction of the SYNC(±) pins of the<br>Line Interface to match the setting of the ESCC.<br>(SYNC is an input when External SYNC is<br>selected or Async mode is selected. All other<br>times SYNC is an Output).                                                                                                                                                                |
| WR1.6                             | Changes functionality of the<br>/W//REQ pin (Reset state is the<br>WAIT function).        | <ul> <li>When programmed to the WAIT function, and the WAIT Enable [I/O(7).7] bit is ON, the card will generate wait states onto the PC/104 Bus during Data reads or writes (using the IOCHRDY signal).</li> <li>USE EXTREME CAUTION WHEN USING THIS MODE, INFINITE WAIT PERIODS CAN OCCUR!</li> <li>When programmed for the REQ function the ESCC pin becomes the DMA signal DRQn</li> </ul> |
| WR14.2                            | Changes the functionality of the /DTR//REQ pin (Reset state is the DTR function).         | When programmed to the DTR function, the<br>DTR(±) signals on the line interface are supplied<br>by the ESCC (WR5.7) and the DMA signal<br>DRQn is disabled.<br>When programmed to the REQ function, the<br>ESCC pin becomes the DMA signal DRQn, and<br>the DTR(±) line interface signals are provided by<br>the I/O(4).0,1 bits.                                                            |

#### Table 3: Register Bit Cloning

### Security Feature

Due to the specialized nature of this product, users may wish to "Secure" their software to the use of the CTI hardware. This is similar to the use of a "Software Security Dongle" (sometimes attached to a Parallel port of a PC). The function is implemented by CTI engineers (with customer input) and can be customer specific. It is programmed into the PLD logic component on the card during manufacturing.

The security feature is enabled by setting I/O (4).2, setting the required security bits (this is customer specific), and then reading back the result from I/O (5). When finished with the security feature, the bit at I/O (4).2 is cleared to return to normal operation.

When the security feature is enabled the following functions are inhibited:

- Master Interrupt Enable cannot be changed.
- WAIT states are disabled (IOCHRDY will not activate on PC/104 bus cycles).
- WAIT Enable cannot be changed.
- Line Interface Mode cannot be changed for either channel.

**Note:** The function which can be programmed is limited in scope and is NOT as fully featured as one would find on a typical "Security Dongle", but it is usually sufficiently cryptic to slow down pirates.

#### Software Selectable IRQs

There are eight IRQ numbers which can be selected by software along with a Master Interrupt Enable as follows:

| Master Enable<br>I/O (7).6 | Setting<br>I/O (4).3 » 5 | IRQ Selected<br>(Enabled) |
|----------------------------|--------------------------|---------------------------|
|                            |                          |                           |
| 1                          | 0                        | 3                         |
| 1                          | 1                        | 5                         |
| 1                          | 2                        | 7                         |
| 1                          | 3                        | 9                         |
| 1                          | 4                        | 10                        |
| 1                          | 5                        | 11                        |
| 1                          | 6                        | 12                        |
| 1                          | 7                        | 15                        |

Table 4: IRQs

Since the interrupt is programmable, the card powers-up with all interrupt driving circuits tristated. During software initialization of the card, both channels of the ESCC should be set up first, then the desired interrupt should be programmed and finally the Master Interrupt Enable bit set [I/O (7).6]. At this point the chosen IRQ signal will be driven inactive (low). When the SCC generates an interrupt, the selected IRQ will be driven active (high) by the card. When the interrupt has been serviced, the IRQ signal will return to the inactive state. (The IRQ signal is never tri-stated during this process).

On most PC/104 buses the IRQ signals are positive edge activated with a pull-up resistor on the IRQ signal (usually located on the PC/104 CPU module). Therefore, it is possible to generate a "phantom" interrupt when the Master Interrupt Enable bit is turned off. During the shutdown of the card (when a software driver is stopped or disabled by the operating system), the interrupt should first be disconnected/disabled from the operating system and then the Master Interrupt Enable bit turned off. A false interrupt can be prevented in this way.

### Shared IRQ (Revision C and proceeding)

The Selected IRQ can be shared between multiple ComSync/104 cards. This shared IRQ mechanism is designed using the guidelines in the PC/104 Specification V 2.5, appendix C. To enable Shared IRQ, turn On the Shared IRQ Enable bit I/O (8).0. When this bit is On, the IRQ signal will be tri-stated when it is inactive and driven high when active. A pull-down resistor is required on the IRQ signal to allow it to operate correctly (See IRQ Pull-Down).

### IRQ Pull-Down (Revision C and proceeding)

As noted in the Shared IRQ section, the chosen IRQ requires a pull-down resistor (1K) in order to operate correctly. There can be only one pull-down resistor for each shared IRQ. To enable the pull-down, turn On the pull-down Enable bit, I/O (8).1. This activates a 1K pull-down (to GND) resistor on the programmed IRQ. Remember if you have two or more cards sharing an IRQ, only one of them should have the pull-down enabled.

### Software Selectable Line Interface Modes

The Serial Line Interface utilizes Sipex devices SP507 (on Revision A and B cards) or SP508 (on Revision C and proceeding cards). Refer to the data sheet for these devices for all electrical characteristics of the interface.

The Line Interface Mode is software selectable for each Channel. The following Modes are available:

|                                                                                                                                    | Pir    | n#     |                     |                                                                         |                     |                     | e Mode Settings<br>y values) |                     |      |     |
|------------------------------------------------------------------------------------------------------------------------------------|--------|--------|---------------------|-------------------------------------------------------------------------|---------------------|---------------------|------------------------------|---------------------|------|-----|
|                                                                                                                                    |        |        | I/O add             | I/O address offset 7: bits 0, 1, 2 are for Channel A & bits 3, 4, 5 are |                     |                     |                              |                     |      |     |
|                                                                                                                                    | 26 Pin | 25 pin |                     | for Channel B                                                           |                     |                     |                              |                     |      |     |
| Signal                                                                                                                             | Header | D-Sub  | 000                 | 001                                                                     | 010                 | 011                 | 100                          | 101                 | 110  | 111 |
| TX+                                                                                                                                | 2      | 14     | V.11                | V.11                                                                    | V.11                | V.11                | V.35 <sup>[6]</sup>          | V.11                | [1]  | [1] |
| TX-                                                                                                                                | 3      | 2      | V.11                | V.11                                                                    | V.11                | V.11                | V.35 <sup>[6]</sup>          | V.11                | V.28 | [1] |
| RX+                                                                                                                                | 6      | 16     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup>                                                     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup> |                              | V.11 <sup>[5]</sup> | [2]  | [2] |
| RX-                                                                                                                                | 5      | 3      | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup>                                                     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup> | V.35 <sup>[6]</sup>          | V.11 <sup>[5]</sup> | V.28 | [2] |
| DTR+                                                                                                                               | 20     | 23     | V.11                | [1]                                                                     | V.11                | V.11                | [1]                          | V.11                | [1]  | [1] |
| DTR-                                                                                                                               | 14     | 20     | V.11                | V.10                                                                    | V.11                | V.11                | V.28                         | V.11                | V.28 | [1] |
| RTS+                                                                                                                               | 12     | 19     | V.11                | V.11                                                                    | V.11                | V.11                | [1]                          | V.11                | [1]  | [1] |
| RTS-                                                                                                                               | 7      | 4      | V.11                | V.11                                                                    | V.11                | V.11                | V.28                         | V.11                | V.28 | [1] |
| CTS+                                                                                                                               | 25     | 13     | V.11                | V.11                                                                    | V.11                | V.11                | [2]                          | V.11                | [2]  | [2] |
| CTS-                                                                                                                               | 9      | 5      | V.11                | V.11                                                                    | V.11                | V.11                | V.28                         | V.11                | V.28 | [2] |
| DSR+                                                                                                                               | 18     | 22     | V.11                | [2]                                                                     | V.11                | V.11                | [2]                          | V.11                | [2]  | [2] |
| DSR-                                                                                                                               | 11     | 6      | V.11                | V.10                                                                    | V.11                | V.11                | V.28                         | V.11                | V.28 | [2] |
| DCD+                                                                                                                               | 19     | 10     | [2]                 | [2]                                                                     | [2]                 | [2]                 | [2]                          | [2]                 | [2]  | [2] |
| DCD-                                                                                                                               | 15     | 8      | V.10                | V.10                                                                    | V.10                | V.10                | V.28                         | V.10                | V.28 | [2] |
| RTxC+                                                                                                                              | 17     | 9      | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup>                                                     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup> | V.35 <sup>[6]</sup>          | V.11 <sup>[5]</sup> | [2]  | [2] |
| RTxC-                                                                                                                              | 8      | 17     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup>                                                     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup> | V.35 <sup>[6]</sup>          | V.11 <sup>[5]</sup> | V.28 | [2] |
| SYNC+ <sup>[3]</sup>                                                                                                               | 21     | 11     | V.11                | V.11                                                                    | V.11                | V.11                | [1]                          | V.11                | [1]  | [1] |
| [4]                                                                                                                                | 21     | 11     | V.11                | V.11                                                                    | V.11                | V.11                | [2]                          | V.11                | [2]  | [2] |
| SYNC- <sup>[3]</sup>                                                                                                               | 22     | 24     | V.11                | V.11                                                                    | V.11                | V.11                | V.28                         | V.11                | V.28 | [1] |
| [4]                                                                                                                                |        | 24     | V.11                | V.11                                                                    | V.11                | V.11                | V.28                         | V.11                | V.28 | [2] |
| TRxC+ <sup>[3]</sup>                                                                                                               | 23     | 12     | V.11                | V.11                                                                    | V.11                | V.11                | V.35 <sup>[6]</sup>          | V.11                | [1]  | [1] |
| [4]                                                                                                                                |        |        | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup>                                                     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup> | V.35 <sup>[6</sup> ]         | V.11 <sup>[5]</sup> | [2]  | [1] |
| TRxC- <sup>[3]</sup>                                                                                                               | 4      | 15     | V.11                | V.11                                                                    | V.11                | V.11                | V.35 <sup>[6]</sup>          | V.11                | V.28 | [1] |
|                                                                                                                                    |        |        | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup>                                                     | V.11 <sup>[5]</sup> | V.11 <sup>[5]</sup> | V.35 <sup>[6]</sup>          | V.11 <sup>[5]</sup> | V.28 |     |
| GND                                                                                                                                | 1, 13  | 1,7    | GND                 | GND                                                                     | GND                 | GND                 | GND                          | GND                 | GND  | GND |
| Notes:                                                                                                                             |        |        |                     |                                                                         |                     | [6]                 |                              |                     |      |     |
| <sup>[1]</sup> Tri-State <sup>[6]</sup> V.35 Termination Network is                                                                |        |        |                     |                                                                         |                     |                     |                              |                     |      |     |
| <sup>[2]</sup> Hi-Z, resistance $\geq 10K \Omega$ to GND applied between the (+) and (-<br><sup>[3]</sup> When Signal is an Output |        |        |                     |                                                                         |                     |                     | and (-)                      |                     |      |     |
| when Signal is an Output.                                                                                                          |        |        |                     |                                                                         |                     |                     |                              |                     |      |     |
| When Signal is an Input $V.10 = RS-423$                                                                                            |        |        |                     |                                                                         |                     |                     |                              |                     |      |     |
| [5] $120 \Omega$ termination resistor is applied between the V.11 = RS-422                                                         |        |        |                     |                                                                         |                     |                     |                              |                     |      |     |
| (+) and (-) signals.<br>V.28 = RS-232<br>V.35 = V.35                                                                               |        |        |                     |                                                                         |                     |                     |                              |                     |      |     |
|                                                                                                                                    |        |        |                     |                                                                         |                     |                     | v.55 =                       | v.55                |      |     |
|                                                                                                                                    |        |        |                     |                                                                         |                     |                     |                              |                     |      |     |

#### Table 5: Line Interface Mode Settings

### Line Termination

The multi-mode transceiver provides line termination networks built into the chip. Switches 5 and 6 on DIP switch SW1 disable or enable these networks for channels A and B on the ComSync/104. Please contact <u>Connect Tech support</u> for more information concerning these line termination networks. Please refer to the <u>Line Interface Mode table</u> listed above concerning the ComSync/104 signal assignments and related notes.

Figure 3: Line Termination DIP switch – SW1



This example shows the default setting with RX, RTxC and TRxC Receiver Terminations disabled:

SW1-5 is set OFF for Channel A SW1-6 is set OFF for Channel B

### RS485 Modes (Revision C and proceeding)

The ESCC can manipulate the /RTS signal to perform a variety of Line Transceiver enabling, and other signaling, related to operation in either asynchronous or SDLC modes. Refer to sections 4.2.1 and 4.4.1 of the Zilog ESCC manual. Also see the description for registers WR5.1, WR7.2 and WR10.2 for additional information about RTS control operations on the ESCC. The card allows the RTS signal to control the Line Transceivers for the TX and RX (TX $\pm$  and RX $\pm$ ) signals only. A two-wire (Half Duplex) or four-wire (Multi-Drop) style of interface can be achieved.

**Note:** The ESCC does not control RTS completely autonomously; software is required to perform some of the RTS control.

| I/O Offset 9<br>Control Bit | Function                                      | RTS State        | Operation                    |
|-----------------------------|-----------------------------------------------|------------------|------------------------------|
| 0                           | RX-RTS Enable, Channel A                      | On $(RTS = low)$ | RX Receiver will be disabled |
|                             | Allow RTS to control RX Enable <sup>[1]</sup> | Off(RTS = high)  | RX Receiver will be enabled  |
| 1                           | TX-RTS Enable, Channel A                      | On $(RTS = low)$ | TX Driver will be enabled    |
|                             | Allow RTS to control TX Tri-State             | Off(RTS = high)  | TX Driver will be Tri-stated |
| 2                           | RX-RTS Enable, Channel B                      | Same as above    | Same as above                |
|                             | Allow RTS to control RX Enable <sup>[1]</sup> |                  |                              |
| 3                           | TX-RTS Enable, Channel B                      | Same as above    | Same as above                |
|                             | Allow RTS to control TX Tri-State             |                  |                              |

| T | able | 6: | Control | <b>Bits</b> |
|---|------|----|---------|-------------|
|---|------|----|---------|-------------|

Notes

The RX Enable control bit function will only operate if the TX Enable bit is also On.

#### Examples

#### Half Duplex Setup

To create this setup, both the RX-RTS Enable and TX-RTS Enable bits should be turned on, for the desired channel. For example: Bits 0 and 1 for Channel A, Bits 2 and 3 for Channel B.

#### **Multi-Drop**

To create this setup, only the TX-RTS Enable bit should be turned on, for the desired channel. For example: Bit 1 for Channel A, bit 3 for Channel B.

### I/O Connect Pin Assignments



Table 7: Pin Assignments

### I/O Address and I/O Mode Setup

The Base I/O Address and the I/O mode are selected via a miniature Dip Switch. When the Basic mode is selected the card only decodes eight consecutive addresses. If Enhanced Mode is used, then 64 consecutive addresses are used. The following are the selections:

| SW1 |     |            |                        | Base I/O      |
|-----|-----|------------|------------------------|---------------|
| 1   | 2   | 3          | 4                      | Address       |
| Off | Off | Off        | Х                      | 0x100         |
| On  | Off | Off        | Х                      | 0x140         |
| Off | On  | Off        | Х                      | 0x200         |
| On  | On  | Off        | Х                      | 0x240         |
| Off | Off | On         | Х                      | 0x280         |
| On  | Off | On         | Х                      | 0x300         |
| Off | On  | On         | Х                      | 0x340         |
| On  | On  | On         | Х                      | 0x380         |
| Х   | Х   | Х          | Off                    | Basic Mode    |
| Х   | Х   | Х          | On                     | Enhanced Mode |
|     | Bas | e I/O addr | ess & enha<br>switches | anced I/O     |
|     |     | N          | 3 4                    |               |

| Table 8: I/O Address Select |
|-----------------------------|
|-----------------------------|

This example shows the default setting: Base I/O address = 0x300

Enhanced I/O Mode = ON