

# Terasic Multimedia Touch Panel Daughter Board (MTDB) V2.0

# **User Manual**



Preliminary Version 2.00

Copyright © 2009 Terasic Technologies Inc.

# Terasic Multimedia Touch Panel Daughter Board

# **CONTENTS**

| Chapter | 1 The Package                                      | 1  |
|---------|----------------------------------------------------|----|
| 1.1     | Package Contents                                   | 1  |
| 1.2     | Getting Help                                       | 2  |
| Chapter | 2 MTDB Hardware Specification                      | 3  |
| 2.1     | Layout and Components                              | 3  |
| 2.2     | Block Diagram of the MTDB                          | 6  |
| Chapter | 3 MTDB Bus Controller                              | 10 |
| 3.1     | MTDB Bus Controller Introduction                   | 10 |
| 3.2     | Block Design of the MTDB Bus Controller            | 10 |
| 3.3     | Timing Protocol of the LCD TDM Controller          | 11 |
| 3.4     | Level Translators and MAX II Mode Control Register | 12 |
| Chapter | 4 Using the MTDB                                   | 20 |
| 4.1     | Configuring the Cyclone III Starter Board          | 20 |
| 4.2     | Connecting MTDB Board with the Altera DE3 Board    |    |
| 4.3     | Using the 4.3" LCD Touch Panel Module              | 21 |
| 4.4     | Using VGA                                          | 26 |
| 4.5     | Using the 24-bit Audio CODEC                       | 29 |
| 4.6     | RS-232 Serial Port                                 | 30 |
| 4.7     | PS/2 Serial Port                                   | 31 |
| 4.8     | Ethernet Physical Layer Transceiver                | 32 |
| 4.9     | Digital Video Decoder                              | 33 |
| 4.10    | I2C Serial EEPROM                                  | 35 |
| 4.11    | SD Card Interface                                  | 35 |
| 4.12    | General Purpose I/O Connector (Mode 1 and 2 only)  | 37 |
| Chapter | 5 Examples of Advanced Demonstration               | 38 |
| 5.1     | SD Card Music Player                               | 38 |
| 5.2     | Music Synthesizer Demonstration                    | 42 |
| 5.3     | LCD TV Demonstration                               | 46 |
| 5.4     | VGA TV Demonstration                               | 48 |
| Chapter | 6 Appendix                                         | 51 |
| 6.1     | EEPROM and Mode Switch Utility                     | 51 |
| 6.2     | Revision History                                   | 53 |



# Chapter 1 The Package

The Multimedia Touch Panel Daughter board (**MTDB**) package contains all components needed for MTDB in conjunction with an Altera FPGA board with HSMC connector.

## **1.1 Package Contents**

The MTDB package includes:

- The Terasic Multimedia Touch Panel daughter board
- [Optional] Components to assemble the MTDB with a Cyclone III Starter Board into a BRICK format as shown in Figure 1.1. The detailed instructions on how to assemble MTDB with a Cyclone III Starter board into a BRICK format can be found in the *CycloneIII\_Starter\_Board/BRICK* folder of the **MTDB System CD-ROM**



Figure 1.1. The BRICK form of combining the MTDB to an Altera Cyclone III Starter Board.



# 1.2 Getting Help

Here are the addresses where you can get help if you encounter problems:

Terasic Technologies

 No. 356, Sec. 1, Fusing E. Rd.
 Jhubei City, HsinChu County, Taiwan, 302
 Email: <u>support@terasic.com</u>
 Web: www.terasic.com



# Chapter 2 MTDB Hardware Specification

This chapter presents the features and design characteristics of the MTDB hardware.

# 2.1 Layout and Components

A photograph of the MTDB is shown in Figure 2.1, Figure 2.2, Figure 2.3, Figure 2.4, and Figure 2.5. These pictures depict the layout of the board and indicate the location of the connectors and key components.



Figure 2.1. The MTDB (Top View)





Figure 2.2. The MTDB (Connector view 1)



Figure 2.3. The MTDB (Connector view 2)





Figure 2.4 The MTDB PCB and Component diagram



Figure 2.5. The MTDB Back side - HSMC connector view



The MTDB board has many features that allow users to implement a wide range of designed circuits, from simple circuits to various multimedia projects with touch panel applications.

The following hardware is provided on the MTDB board:

- Altera MAX II 2210 CPLD device
- SD Card socket
- 100-MHz oscillator for clock sources
- 24-bit CD-quality audio CODEC with line-in, line-out, and microphone-in jacks
- VGA DAC (10-bit high-speed triple DACs) with VGA-out connector
- Video decoder (NTSC/PAL/SECAM) and TV-in connector
- 10/100M Ethernet Physical Layer Transceiver
- RS-232 transceiver and 9-pin connector
- PS/2 mouse/keyboard connector
- 800x480 Active matrix color TFT LCD Touch Panel module
- I2C Serial EEPROM
- General Purpose I/O

To use the MTDB, the user has to be familiar with the Quartus II software.

# 2.2 Block Diagram of the MTDB

Figure 2.6 gives the block diagram of the MTDB. To provide maximum flexibility for the user, all connections are made through the HSMC connector device. Thus, the user can configure the FPGA on the mother board to implement any system design.





Figure 2.6. Block diagram of the MTDB board.

Following is more detailed information about the blocks in Figure 2.6:

### MAX II 2210 CPLD

- 2210 LEs
- 272 user IO pins
- FineLine BGA 324-pin package

### 4.3" 800x480 LCD Touch panel Module and Touch Screen Digitizer

- Equipped with Toppoly TD043MTEA1 active matrix color TFT LCD module.
- Uses the Analog Devices AD7843 touch screen digitizer
- Support 24-bit parallel RGB interface.
- 3-wire register control for display and function selection.
- Built-in contrast, brightness and gamma modulation.



#### SD card socket

• Accessible as memory in both SPI and 4-bit SD modes.

#### **Clock inputs**

• 100-MHz oscillator.

#### Audio CODEC

- Wolfson WM8731 24-bit sigma-delta audio CODEC.
- Line-level input, line-level output, and microphone input jacks.
- Sampling frequency: 8 to 96 KHz.
- Applications for MP3 players and recorders, PDAs, smart phones, voice recorders, etc.

#### **VGA** output

- Uses the ADV7123 140-MHz triple 10-bit high-speed video DAC.
- With 15-pin high-density D-sub connector.

#### NTSC/PAL Video decoder circuit

- Uses the ADV7180 Multi-format SDTV Video Decoder.
- Supports worldwide NTSC/PAL/SECAM color demodulation.
- One 10-bit ADC, 4X over-sampling for CVBS.
- Supports Composite Video (CVBS) RCA jack input.
- Supports digital output formats : 8-bit ITU-R BT.656 YCrCb 4:2:2 output + HS, VS, and FIELD
- Applications: DVD recorders, LCD TV, Set-top boxes, Digital TV, and Portable video devices

#### **Ethernet Physical Layer Transceiver**

- Uses the DP83848C Single Port 10/100M Ethernet Physical Layer Transceiver
- Supports both 100Base-T and 10Base-T Ethernet protocols
- Supports Auto-MDIX for 10/100M

#### Serial ports

- One RS-232 port
- One PS/2 port
- DB-9 serial connector for the RS-232 port
- PS/2 connector for connecting a PS2 mouse or keyboard to the MTDB board.



### **I2C serial EEPROM**

- Use one 128-bit EEPROM.
- Supports 2-wire serial interface, I2C compatible.

# **General Purpose I/O**

• 8 general purpose I/O pins, as well as 3.3 volt power and ground line.



# Chapter 3 MTDB Bus Controller

The MTDB comes with a bus controller that allows user to access all components on the board through the HSMC connector, without being limited by the number of user I/Os of the HSMC connector. This chapter describes its structure in block diagram form, and finally describes its capabilities.

## 3.1 MTDB Bus Controller Introduction

The two major functions of the MTDB Bus Controller are listed

- 1. Provide time-division multiplexing functions to the LCD and VGA color data bus.
- 2. Provide level shifting feature for the 2.5V (Cyclone III FPGA) and 3.3V (the MTDB side) domains.

## **3.2 Block Design of the MTDB Bus Controller**

Figure 3.1 shows the block diagram of MTDB Bus Controller. Both the LCD and VGA TDM blocks are simple 8-bit to 24-bit and 10-bit to 30-bit data de-multiplexing functions respectively, which are final logic driving the LCD panel and VGA DAC. In the LCD TDM block, the 8-bit input data (successive BGR color data) comes in at 3 times the rate of the 24-bit output data bus (8-bit B + 8bit G + 8bit R) we drive to the LCD panel. This function can reduce the pin-count of the HSMC connector. The I2C\_Bir\_bus block provides bidirectional control for I2C Serial EEPROM data bus.





Figure 3.1. The Block Diagram of MTDB Bus Controller

## 3.3 Timing Protocol of the LCD TDM Controller

Figure 3.2 describes the input timing waveform information of the LCD TDM Controller. The 8-bit wide HC\_LCD\_DATA signal is presumed to contain a stream of color pixel data, with each pixel represented by three successive clock-cycles of the stream. The data is presented as "BGR". The LCD TDM Controller uses the HC\_HD pulse to determine the position of the BLUE color sample, and thus the start of each three-clock pixel-period. State transitions on HC\_HD (0-->1 or 1-->0) coincide with the presentation of BLUE color on the HC\_LCD\_DATA input. The GREEN and RED values for that same pixel are presented on the next two clock-cycles. Figure 3.3 shows the timing information from the output side. The LCD TDM block will generate a NCLK clock and 24-bit RGB data to the LCD panel. The NCLK signal runs at 1/3 frequency of the incoming clock HC\_NCLK. In addition, the timing protocol of the VGA TDM controller is very similar to the LCD TDM controller. The input color data bus HC\_VGA\_DATA changes from 8-bit to 10-bit, and the VGA TDM controller uses the HC\_VGA\_HS to determine the position of the BLUE color sample.





Figure 3.2. The timing diagram shows the input side of the VGA TDM Controller



Figure 3.3. The timing diagram shows the output side of the LCD TDM Controller

## **3.4 Level Translators and MAX II Mode Control Register**

#### **Bidirectional level shift interface (U10, U11, U12)**

There are 3 bidirectional level shifters on the board (U10, U11, and U12). These chips are all Texas Instruments TXB0108 or TXB0104 devices. U10 is used completely as bi-directional level-shifters from 2.5V input (Cyclone III FPGA) to 3.3V required by many of the interface chips. U11 and U12, however, are also used to multiplex signals based on the setting of the mode-select logic register.

Figure 3.4 shows the block diagram and signals for the combination of the HSMC connector, the MAX II device and the level-shifters. Figure 3.5 shows the Level Shift Interface schematic. Table 3.1 shows the pinouts of level shift interface with HSMC connector for U11 (straight level shifting).





Figure 3.4. Block Diagram of Bidirectional Level Shift Interface and MAX II Control



Figure 3.5. Level Shift Interface Schematic.

| HSMC PIN# | Signal I    | Name                         | Interface Device |                                                                                          |  |
|-----------|-------------|------------------------------|------------------|------------------------------------------------------------------------------------------|--|
|           | HSMC Side   | Device Side                  | Pin #            | Signal Description                                                                       |  |
| 33        | HC_I2C_SDAT | I2C_SDAT                     | U1.27,U8.33      | I2C data to audio codec and video decoder.                                               |  |
| 43        | HC_PS2_CLK  | PS2_CLK                      | J9.6             | PS/2 Clock                                                                               |  |
| 47        | HC_PS2_DAT  | PS2_DAT                      | J9.1             | PS/2 Data                                                                                |  |
| 49        | HC_MDIO     | MDIO                         | U2.30            | Ethernet PHY Management Data I/O                                                         |  |
| 53        | HC_SD_DAT3  | SD_DAT3                      | J4.1             | SD 1-bit Mode: Card Detect<br>SD 4-bit Mode: Data3<br>SPI Mode: Chip Select (Active Low) |  |
| 44        | HC_SD_CMD   | D SD_CMD J4.2 SD 4-bit Mode: |                  | SD 1-bit Mode: Command Line<br>SD 4-bit Mode: Command Line<br>SPI Mode: Data In          |  |
| 48        | HC_SD_DAT   | AT SD_DAT J4.                |                  | SD 1-bit Mode: Data Line<br>SD 4-bit Mode: Data0<br>SPI Mode: Data Out                   |  |
| 50        | HC_SDA      | SDA                          | J10.44           | LCD 3-Wire Serial Interface Data                                                         |  |

### **Bidirectional level shift interfaces and the Mode Control Registers**

In order to provide additional peripheral flexibility, the MTDB provides the user with 3 separate pinout modes. These modes as described in Table 3.2, affect the usage of the Video Decoder (U8), the SD-Card Connector (J4), and the 10-pin GPIO connector (J13). This section describes the mode configuration details and signals that are affected for each mode. Chapter Appendix describes the EEPROM and Mode-Settings tool used to change the mode register value.

| Mode<br>Register | Action                                                                                                                                                    | Video Decoder                      | GPIO | SD Card |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|---------|
| 0                | Video decoder in standard x8 operating mode. SD Card in 1-bit mode. No GPIO.                                                                              | Enabled                            | 0    | 1-bit   |
| 1                | Video decoder disabled. 8 GPIO available. SD-Card in 4-bit mode.                                                                                          | Disabled                           | 8    | 4-bit   |
| 2                | Video decoder enabled, but Vertical Sync (VS) and Horizontal Sync (HS) pins disabled. 2 GPIO pins available - others are disabled. SD-Card in 1-bit mode. | Enabled but no VS<br>or HS signals | 2    | 1-bit   |



#### Bidirectional level shift interfaces for Mode 0

Mode 0 is the compatibility mode for the original version of the MTDB. In this mode, The bidirectional voltage level shifters U11 and U12 are disabled, and the SD-Card (J4) has a 1-bit interface, there no GPIO pins available on J13, and the video decoder (U8) is enabled. Figure 3.6 shows the block diagram for this mode which is a subset of the block diagram shown in Figure 3.4. Table 3.3 shows the signals enabled to the HSMC connector.



Figure 3.6. Block Diagram of Bidirectional Level Shift Interface for Mode 0

| Table 5.5 MAXAT Finous with HSWC Connector in Wood o |                          |             |                  |                                      |  |  |  |  |
|------------------------------------------------------|--------------------------|-------------|------------------|--------------------------------------|--|--|--|--|
| HSMC PIN#                                            | Signal I                 | Name        | Interface Device |                                      |  |  |  |  |
|                                                      | HSMC Side                | Device Side | Pin #            | Signal Description                   |  |  |  |  |
| 56                                                   | HC_TD_D0                 | TD_D0       | U4.V8            | Video decoder data0                  |  |  |  |  |
| 60                                                   | HC_TD_D1                 | TD_D1       | U4.T8            | Video decoder data1                  |  |  |  |  |
| 62                                                   | HC_TD_D2                 | TD_D2       | U4.T9            | Video decoder data2                  |  |  |  |  |
| 66                                                   | HC_TD_D3                 | TD_D3       | U4.V9            | Video decoder data3                  |  |  |  |  |
| 68                                                   | HC_TD_D4                 | TD_D4       | U4.U9            | Video decoder data4                  |  |  |  |  |
| 72                                                   | HC_TD_D5                 | TD_D5       | U4.U10           | Video decoder data5                  |  |  |  |  |
| 74                                                   | HC_TD_D6                 | TD_D6       | U4.V10           | Video decoder data6                  |  |  |  |  |
| 78                                                   | 78 HC_TD_D7 TD_D7 U4.T10 |             | U4.T10           | Video decoder data7                  |  |  |  |  |
| 84                                                   | HC_TD_VS                 | TD_D8       | U4.V11           | Video decoder vertical sync signal   |  |  |  |  |
| 86                                                   | HC_TD_HS                 | TD_D9       | U4.T11           | Video decoder horizontal sync signal |  |  |  |  |

Table 3.3 MAXII Pinouts with HSMC Connector in Mode 0

#### • Bidirectional level shift interfaces for Mode 1

In mode 1, the bidirectional voltage level shifters U11 and U12 are enabled and the multiplexing in the MAXII device is disabled. This mode disables the signals from the video decoder (U8) and provides the signals to all the SD-Card (J4) to run in 4-bit mode. Also there are now 8 GPIO pins available on J13. Figure 3.7 shows the block diagram for this mode which is a subset of the block diagram shown in Figure 3.4. Table 3.4 shows the signals enabled to the HSMC connector.





Figure 3.7. Block Diagram of Bidirectional Level Shift Interface for Mode 1

|           | Signal               | Name          | Interface Device                     |                                         |  |
|-----------|----------------------|---------------|--------------------------------------|-----------------------------------------|--|
| HSMC PIN# | HSMC Side            | Device Side   | Pin #                                | Signal Description                      |  |
| 56        | HC_TD_D0             | SD_DAT1       | U12.20                               | SD-Card data bus signal 1 for 4-bi mode |  |
| 60        | HC_TD_D1             | SD_DAT2       | F2 U12.18 SD-Card data bus sign mode |                                         |  |
| 62        | 62 HC_TD_D2 DBG_D2   |               | U12.17                               | GPIO data pin 2                         |  |
| 66        | HC_TD_D3             | DBG_D3 U12.16 |                                      | GPIO data pin 3                         |  |
| 68        | HC_TD_D4             | DBG_D4        | U12.15                               | GPIO data pin 4                         |  |
| 72        | HC_TD_D5             | DBG_D5        | U12.14                               | GPIO data pin 5                         |  |
| 74        | HC_TD_D6             | DBG_D6        | U12.13                               | GPIO data pin 6                         |  |
| 78        | 78 HC_TD_D7 DBG_D7   |               | U12.12                               | GPIO data pin 7                         |  |
| 84        | HC_TD_VS             | DBG_D1        | U11.12                               | GPIO data pin 1                         |  |
| 86        | 86 HC_TD_HS DBG_D0 L |               | U11.13                               | GPIO data pin 0                         |  |



#### Bidirectional level shift interfaces for Mode 2

In mode 2, the bidirectional voltage level shifter U11 is enabled, allowing GPIO signals 0 and 1 to propagate to the GPIO Header (J13). The complementary multiplexer in the MAX II device disables the vertical sync and horizontal sync signals from the video decoder chip (U8) from propagating. Also in this mode U12 is disabled thus GPIO signals 2 - 7 are not available on the GPIO header (J13), but the complementary multiplexer in the MAX II device enables the propagation of the data bus signals 0 - 7 from the video decoder (U8) to the HSMC connector (J6). Figure 3.8 shows the block diagram for this mode which is a subset of the block diagram shown in Figure 3.4. Table 3.5 shows the signals enabled to the HSMC connector.



Figure 3.8. Block Diagram of Bidirectional Level Shift Interface for Mode 2



|           | Signal           | Name        | Interface Device           |                     |  |
|-----------|------------------|-------------|----------------------------|---------------------|--|
| HSMC PIN# | HSMC Side        | Device Side | Pin #                      | Signal Description  |  |
| 56        | HC_TD_D0         | TD_D0       | U4.V8                      | Video decoder data0 |  |
| 60        | HC_TD_D1         | TD_D1       | U4.T8                      | Video decoder data1 |  |
| 62        | HC_TD_D2         | TD_D2       | U4.T9                      | Video decoder data2 |  |
| 66        | HC_TD_D3         | TD_D3       | U4.V9 Video decoder data3  |                     |  |
| 68        | HC_TD_D4         | TD_D4       | U4.U9                      | Video decoder data4 |  |
| 72        | HC_TD_D5         | TD_D5       | U4.U10 Video decoder data5 |                     |  |
| 74        | HC_TD_D6         | TD_D6       | U4.V10                     | Video decoder data6 |  |
| 78        | B HC_TD_D7 TD_D7 |             | U4.T10                     | Video decoder data7 |  |
| 84        | HC_TD_VS         | DBG_D1      | U11.12                     | GPIO data pin 1     |  |
| 86        | HC_TD_HS         | DBG_D0      | U11.13 GPIO data pin 0     |                     |  |

#### Table 3.5 MAX II and U11 Device Pinouts with HSMC Connector in Mode 2



# Chapter 4 Using the MTDB

This chapter gives instructions for using MTDB and describes each of its IO devices. The MTDB is designed for an Altera FPGA board with a HSMC connector. The demonstration projects illustrated here are using MTDB with the latest Cyclone III Starter Board.

# 4.1 Configuring the Cyclone III Starter Board

The procedure for downloading a circuit from a host computer to the Cyclone III Starter board is described in the Cyclone III Starter Kit User Manual. This tutorial is found in the *CycloneIII\_Starter\_Kit* folder on the **MTDB System CD-ROM**, and it is also available on the Altera Cyclone III Starter Kit web pages. User is encouraged to read the tutorial first, and to treat the information below as a short reference.

Figure 4.1 illustrates how to connect your MTDB to a Cyclone III Starter board. To download a configuration bit stream into the Cyclone III FPGA, perform the following steps:

- Ensure that power is applied to the Cyclone III Starter board
- Connect the supplied USB cable to the USB Blaster port on the Cyclone III Starter board
- The FPGA can now be programmed by using the Quartus II Programmer module to select a configuration bit stream file with the *.sof* filename extension



Figure 4.1. Connection of a MTDB Board and a Cyclone III Starter Board.



Users can find the default demonstration project under the *Demonstrations/default* folder in the **MTDB System CD-ROM. Users are also encouraged to examine the top-level RTL code when reading the following sections.** 

## 4.2 Connecting MTDB Board with the Altera DE3 Board

To connect the MTDB board with the Altera DE3 board. please refer to the How\_to\_connect\_MTDB\_to\_DE3.pdf which can be available from the directory "Using\_MTDB\_on\_DE3" in the MTDB SYSTEM CD.

# 4.3 Using the 4.3" LCD Touch Panel Module

The MTDB provides a 4.3" Toppoly TD043MTEA1 active matrix color TFT LCD panel. The LCD Touch Panel module has the highest resolution (800x480) to provide users the best display quality for developing applications. The LCD panel supports 24-bit parallel RGB data interface and provides 3-wire serial port interface to control the display function registers.

The MTDB Board is also equipped with an Analog Devices AD7843 touch screen digitizer chip. The AD7843 is a 12-bit analog to digital converter (ADC) for digitizing x and y coordinates of touch points applied to the touch screen. Also, the coordinates of the touch point can be read through the serial port interface on the AD7843. However, because of limited IOs of the HSMC connector, the clock signal of the serial port interface for the LCD panel and AD7843 share the same HSMC connector IO called HC\_ADC\_DCLK, **users must not control both LCD panel and AD7843 at the same time.** 

To display images on the LCD panel correctly, the first thing users need to do is that the RGB color data and synchronization signals need to follow the timing specification of the LCD Touch panel as shown in Figure 4.2, Figure 4.3, Table 4.1, and Table 4.2. Further more, because the number of user IOs of the HSMC connector are limited, the LCD RGB data and synchronization signals outputted to the MTDB board need to be multiplex to fit the input timing specification of the LCD TDM Controller on the MTDB board as mention in the Section 3.3.

Finally, the associated schematic of the LCD touch panel module is given in Figure 4.4, and the pin assignments are listed in Table 4.3. Detailed information for using the LCD panel and AD7843 are available in their datasheets, which can be found in the *Datasheet* folder of the **MTDB System CD-ROM** or from the manufacturers' web site.





Figure 4.2 LCD horizontal timing specification

| Parameter             |      | Symbol             |             | Unit        |             |      |
|-----------------------|------|--------------------|-------------|-------------|-------------|------|
| Farameter             |      | Symbol             | 800xRGBx480 | 480xRGBx272 | 400xRGBx240 | Unit |
| NCLK Frequency        |      | FNCLK              | 33.2        | 9           | 8.3         | MHz  |
| Horizontal valid data |      | $\mathbf{t}_{hd}$  | 800         | 480         | 400         | NCLK |
| 1 Horizontal Line     |      | th                 | 1056        | 525         | 528         | NCLK |
|                       | Min. |                    |             | 1           |             |      |
| HSYNC Pulse Width     | Тур. | $\mathbf{t}_{hpw}$ |             | NCLK        |             |      |
|                       | Max. |                    |             | -           |             |      |
| Hsync back porch      |      | t <sub>hbp</sub>   | 216         | 43          | 108         | NCLK |
| Hsync front porch     |      | $\mathbf{t}_{hfp}$ | 40          | 2           | 20          | NCLK |
| DEN Enable Time       |      | t <sub>ep</sub>    | 800         | 480         | 400         | NCLK |

#### Table 4.1 LCD horizontal timing parameters





Figure 4.3 LCD vertical timing specification

| Table 4.2 LCD vertical timing pa | rameters |
|----------------------------------|----------|
| Table 4.2 LOD Vertical unning pa | ameters  |

| Parameter            |                     | Symbol              |             | Unit        |             |     |
|----------------------|---------------------|---------------------|-------------|-------------|-------------|-----|
| Falametei            | Faraneter           |                     | 800xRGBx480 | 480xRGBx272 | 400xRGBx240 | onn |
| Vertical valid data  |                     | $\mathbf{t}_{vd}$   | 480         | 272         | 240         | Н   |
| Vertical period      | Vertical period     |                     | 525         | 286         | 262         | Н   |
|                      | Min.                |                     | 1           |             |             | Н   |
| VSYNC Pulse Width    | Тур.                | $t_{v p w}$         |             |             |             |     |
|                      | Max.                |                     |             | -           |             |     |
| Vertical back porch  | Vertical back porch |                     | 35          | 12          | 20          | Н   |
| Vertical front porch |                     | $\mathbf{t}_{vfpo}$ | 10          | 2           | 2           | Н   |
| Vertical blanking    | Vertical blanking   |                     | 45          | 14          | 22          | Н   |





Figure 4.4. Schematic diagram of the LCD Touch Panel Module

| Table 4.3. | Pin assignments for the LCD Touch Pane | el Module |
|------------|----------------------------------------|-----------|
|------------|----------------------------------------|-----------|

| HSMC Connect   | SMC Connector |                               | CII                | LCD Touch Panel |         |                           |
|----------------|---------------|-------------------------------|--------------------|-----------------|---------|---------------------------|
| Signal Name    | Pin<br>No.    | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name     | Pin No. | Description               |
| HC_VD          | 132           | D14                           | F6                 | VD              | 6       | LCD Vertical Sync Input   |
| HC_HD          | 134           | C14                           | F5                 | HD              | 7       | LCD Horizontal Sync Input |
| HC_DEN         | 138           | C15                           | E5                 | DEN             | 8       | LCD RGB Data Enable       |
| HC_NCLK        | 95            | K13                           | E4                 | NCLK            | 9       | LC D Clock                |
|                |               |                               | H1                 | R[0]            | 28      | LCD red data bus bit 0    |
| HC_LCD_DATA[0] | 145           | D17                           | E3                 | G[0]            | 19      | LCD green data bus bit 0  |
|                |               |                               | D4                 | B[0]            | 10      | LCD blue data bus bit 0   |
| HC_LCD_DATA[1] | 149           | C17                           | H2                 | R[1]            | 29      | LCD red data bus bit 1    |





|                 |     |            | F3             | G[1]         | 20     | LCD green data bus bit 1                     |
|-----------------|-----|------------|----------------|--------------|--------|----------------------------------------------|
|                 |     |            | C3             | B[1]         | 11     | LCD blue data bus bit 1                      |
|                 |     |            | J2             | R[2]         | 30     | LCD red data bus bit 2                       |
| HC_LCD_DATA[2]  | 151 | C16        | F1             | G[2]         | 21     | LCD green data bus bit 2                     |
|                 |     |            | C2             | B[2]         | 12     | LCD blue data bus bit 2                      |
|                 |     |            | J1             | R[3]         | 31     | LCD red data bus bit 3                       |
| HC_LCD_DATA[3]  | 126 | D13        | F2             | G[3]         | 22     | LCD green data bus bit 3                     |
|                 |     |            | D3             | B[3]         | 13     | LCD blue data bus bit 3                      |
|                 |     |            | J3             | R[4]         | 32     | LCD red data bus bit 4                       |
| HC_LCD_DATA[4]  | 128 | D15        | G2             | G[4]         | 23     | LCD green data bus bit 4                     |
|                 |     |            | D1             | B[4]         | 14     | LCD blue data bus bit 4                      |
|                 |     |            | K3             | R[5]         | 33     | LCD red data bus bit 5                       |
| HC_LCD_DATA[5]  | 146 | B15        | G1             | G[5]         | 24     | LCD green data bus bit 5                     |
|                 |     |            | D2             | B[5]         | 15     | LCD blue data bus bit 5                      |
|                 |     |            | K1             | R[6]         | 34     | LCD red data bus bit 6                       |
| HC_LCD_DATA[6]  | 150 | B14        | G3             | G[6]         | 25     | LCD green data bus bit 6                     |
|                 |     |            | E2             | B[6]         | 16     | LCD blue data bus bit 6                      |
|                 |     |            | K2             | R[7]         | 35     | LCD red data bus bit 7                       |
| HC_LCD_DATA[7]  | 152 | A15        | H3             | G[7]         | 26     | LCD green data bus bit 7                     |
|                 |     |            | E1             | B[7]         | 17     | LCD blue data bus bit 7                      |
| HC_GREST        | 140 | C13        | L2             | GREST        | 40     | LCD Global Reset, Low Active                 |
| HC_SCEN         | 144 | B13        | L1             | SCEN         | 42     | LCD 3-Wire Serial Interfac                   |
| HC_SDA          | 50  | U11-5 (*1) | U11-10<br>(*1) | SDA          | J10.44 | LCD 3-Wire SerialInterface Data              |
| HC_ADC_DCLK     | 157 | B18        | L3             | ADC_DCLK     | U6.16  | AD7843/LCD 3-Wire Serial<br>Interface Clock  |
| HC_ADC_DIN      | 155 | B16        | N2             | ADC_DIN      | U6.14  | AD7843 Serial Interface<br>Data In           |
| HC_ADC_CS_n     | 143 | D18        | N1             | ADC_CS_n     | U6.15  | AD7843 Serial Interface<br>Chip Select Input |
| HC_ADC_DOUT     | 122 | E13        | M1             | ADC_DOUT     | U6.12  | AD7843 Serial Interface<br>Data Out          |
| HC_ADC_PENIRQ_n | 156 | A14        | M3             | ADC_PENIRQ_n | U6.11  | AD7843 pen Interrupt                         |
| HC_ADC_BUSY     | 120 | E15        | M2             | ADC_BUSY     | U6.13  | AD7843 Serial Interface Busy                 |



## 4.4 Using VGA

The MTDB includes a 16-pin D-SUB connector for VGA output. The VGA synchronization signals are provided directly from the Cyclone III FPGA, and the Analog Devices ADV7123 triple 10-bit high-speed video DAC is used to produce the analog data signals (red, green, and blue). The associated schematic is given in Figure 4.5.



Figure 4.5. VGA circuit schematic.

The timing specification for VGA synchronization and RGB (red, green, blue) data can be found on various educational web sites (for example, search for "VGA signal timing"). Figure 4.6 illustrates the basic timing requirements for each row (horizontal) that is displayed on a VGA monitor. An active-low pulse of specific duration (time a in the figure) is applied to the horizontal synchronization (hsync) input of the monitor, which signifies the end of one row of data and the start of the next. The data (RGB) inputs on the monitor must be off (driven to 0 V) for a time period called the *back porch* (b) after the *hsync* pulse occurs, which is followed by the display interval (c). During the data display interval the RGB data drives each pixel in turn across the row being displayed. Finally, there is a time period called the *front porch* (d) where the RGB signals must again be off before the next hsync pulse coming up. The timing of the vertical synchronization (vsync) is same as shown in Figure 4.6, except that a vsync pulse signifies the end of one frame and the start of the next. The data refers to a set of rows in the frame (horizontal timing). Table 4.4 and Table 4.5 show the durations of time periods a, b, c, and d for both horizontal and vertical timing at different resolution. Since the number of user IOs of the HSMC connector are limited, users need to multiplex the VGA synchronization signals and RGB data to fit the input timing specification of the VGA TDM block as mentioned in Section 3.3.



Detailed information for using the ADV7123 video DAC is available in its datasheet, which can be found on the manufacturer's web site, and from the *Datasheet* folder of the **MTDB System CD-ROM**. The pin assignments are listed in Table 4.6. An example of code that drives a VGA display is described in Sections 5.2 and 5.3.



Figure 4.6. VGA horizontal timing specification.

| Table 4.4. VGA horizontal timing specification. |                        |       |       |       |       |       |            |  |  |
|-------------------------------------------------|------------------------|-------|-------|-------|-------|-------|------------|--|--|
| VGA r                                           | Horizontal Timing Spec |       |       |       |       |       |            |  |  |
| Configuration                                   | Resolution(HxV)        | a(us) | b(us) | c(us) | d(us) | Pixel | clock(Mhz) |  |  |
| VGA(60Hz)                                       | 640x480                | 3.8   | 1.9   | 25.4  | 0.6   | 25    | (640/c)    |  |  |
| VGA(85Hz)                                       | 640x480                | 1.6   | 2.2   | 17.8  | 1.6   | 36    | (640/c)    |  |  |
| SVGA(60Hz)                                      | 800x600                | 3.2   | 2.2   | 20    | 1     | 40    | (800/c)    |  |  |
| SVGA(75Hz)                                      | 800x600                | 1.6   | 3.2   | 16.2  | 0.3   | 49    | (800/c)    |  |  |
| SVGA(85Hz)                                      | 800x600                | 1.1   | 2.7   | 14.2  | 0.6   | 56    | (800/c)    |  |  |
| XGA(60Hz)                                       | 1024x768               | 2.1   | 2.5   | 15.8  | 0.4   | 65    | (1024/c)   |  |  |
| XGA(70Hz)                                       | 1024x768               | 1.8   | 1.9   | 13.7  | 0.3   | 75    | (1024/c)   |  |  |
| XGA(85Hz)                                       | 1024x768               | 1.0   | 2.2   | 10.8  | 0.5   | 95    | (1024/c)   |  |  |
| 1280x1024(60Hz)                                 | 1280x1024              | 1.0   | 2.3   | 11.9  | 0.4   | 108   | (1280/c)   |  |  |

Table 4.4. VGA horizontal timing specification.

Table 4.5. VGA vertical timing specification.

| VG              | A mode           |          | Vertical Ti | ming Spec |          |
|-----------------|------------------|----------|-------------|-----------|----------|
| Configuration   | Resolution (HxV) | a(lines) | b(lines)    | c(lines)  | d(lines) |
| VGA(60Hz)       | 640x480          | 2        | 33          | 480       | 10       |
| VGA(85Hz)       | 640x480          | 3        | 25          | 480       | 1        |
| SVGA(60Hz)      | 800x600          | 4        | 23          | 600       | 1        |
| SVGA(75Hz)      | 800x600          | 3        | 21          | 600       | 1        |
| SVGA(85Hz)      | 800x600          | 3        | 27          | 600       | 1        |
| XGA(60Hz)       | 1024x768         | 6        | 29          | 768       | 3        |
| XGA(70Hz)       | 1024x768         | 6        | 29          | 768       | 3        |
| XGA(85Hz)       | 1024x768         | 3        | 36          | 768       | 1        |
| 1280x1024(60Hz) | 1280x1024        | 3        | 38          | 1024      | 1        |



|                | Tat        | ole 4.6.                      |                    | 123 pin assig     | minen      |                           |  |
|----------------|------------|-------------------------------|--------------------|-------------------|------------|---------------------------|--|
| HSMC Connec    | tor        | MA                            | X II               | VGA DAC Interface |            |                           |  |
| Signal Name    | Pin<br>No. | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name       | Pin<br>No. | Description               |  |
|                |            |                               | U7                 | VGA_R0            | 39         | VGA red data bus bit 0    |  |
| HC_VGA_DATA[0] | 65         | N16                           | V4                 | VGA_G0            | 1          | VGA green data bus bit 0  |  |
|                |            |                               | R7                 | VGA_B0            | 14         | VGA blue data bus bit 0   |  |
|                |            |                               | V7                 | VGA_R1            | 40         | VGA red data bus bit 1    |  |
| HC_VGA_DATA[1] | 67         | M16                           | U4                 | VGA_G1            | 2          | VGA green data bus bit 1  |  |
|                |            |                               | P6                 | VGA_B1            | 15         | VGA blue data bus bit 1   |  |
|                |            |                               | Т7                 | VGA_R2            | 41         | VGA red data bus bit 2    |  |
| HC_VGA_DATA[2] | 71         | M18                           | U3                 | VGA_G2            | 3          | VGA green data bus bit 2  |  |
|                |            |                               | R6                 | VGA_B2            | 16         | VGA blue data bus bit 2   |  |
|                |            |                               | Т6                 | VGA_R3            | 42         | VGA red data bus bit 3    |  |
| HC_VGA_DATA[3] | 73         | M17                           | V2                 | VGA_G3            | 4          | VGA green data bus bit 3  |  |
|                |            |                               | R5                 | VGA_B3            | 17         | VGA blue data bus bit 3   |  |
|                |            |                               | V6                 | VGA_R4            | 43         | VGA red data bus bit 4    |  |
| HC_VGA_DATA[4] | 77         | L17                           | P8                 | VGA_G4            | 5          | VGA green data bus bit 4  |  |
|                |            |                               | N4                 | VGA_B4            | 18         | VGA blue data bus bit 4   |  |
|                |            |                               | U6                 | VGA_R5            | 44         | VGA red data bus bit 5    |  |
| HC_VGA_DATA[5] | 79         | L18                           | R9                 | VGA_G5            | 6          | VGA green data bus bit 5  |  |
|                |            |                               | N5                 | VGA_B5            | 19         | VGA blue data bus bit 5   |  |
|                |            |                               | U5                 | VGA_R6            | 45         | VGA red data bus bit 6    |  |
| HC_VGA_DATA[6] | 83         | L16                           | P9                 | VGA_G6            | 7          | VGA green data bus bit 6  |  |
|                |            |                               | M5                 | VGA_B6            | 20         | VGA blue data bus bit 6   |  |
|                |            |                               | V5                 | VGA_R7            | 46         | VGA red data bus bit 7    |  |
| HC_VGA_DATA[7] | 85         | K16                           | P10                | VGA_G7            | 8          | VGA green data bus bit 7  |  |
|                |            |                               | M4                 | VGA_B7            | 21         | VGA blue data bus bit 7   |  |
|                |            |                               | Т5                 | VGA_R8            | 47         | VGA red data bus bit 8    |  |
| HC_VGA_DATA[8] | 89         | K18                           | R10                | VGA_G8            | 9          | VGA green data bus bit 8  |  |
|                |            |                               | M6                 | VGA_B8            | 22         | VGA blue data bus bit 8   |  |
|                |            |                               | T4                 | VGA_R9            | 48         | VGA red data bus bit 9    |  |
| HC_VGA_DATA[9] | 91         | J18                           | P11                | VGA_G9            | 10         | VGA green data bus bit 9  |  |
|                |            |                               | L6                 | VGA_B9            | 23         | VGA blue data bus bit 9   |  |
| HC_VGA_BLANK   | 59         | N17                           | R8                 | VGA_BLANK         | 11         | VGA BLANK                 |  |
| HC_VGA_HS      | 54         | M13                           | K5                 | VGA_HS            | 13         | VGA Horizontal Sync Input |  |
| HC_VGA_VS      | 55         | P17                           | L5                 | VGA_VS            | 14         | VGA Vertical Sync Input   |  |

#### Table 4.6. ADV7123 pin assignments.



| HC_VGA_SYNC  | 61 | N18 | P7 | VGA_SYNC  | 12 | VGA SYNC      |
|--------------|----|-----|----|-----------|----|---------------|
| HC_VGA_CLOCK | 97 | J13 | L4 | VGA_CLOCK | 24 | VGA TDM Clock |

## 4.5 Using the 24-bit Audio CODEC

The MTDB provides high-quality 24-bit audio via the Wolfson WM8731 audio CODEC (ENCoder/DECoder). This chip supports microphone-in, line-in, and line-out ports, with a sample rate adjustable from 8 kHz to 96 kHz. The WM8731 is controlled by a serial I2C bus interface, which is connected to the HSMC connector. A schematic diagram of the audio circuitry is shown in Figure 4.7, and the pin assignments are listed in Table 4.4. Detailed information for using the WM8731 codec is available in its datasheet, which can be found in the *Datasheet* folder of the **MTDB System CD-ROM** or from the manufacturers' web site.

Since the direction of the signals HC\_AUD\_ADCLRCK, HC\_AUD\_DACLRCK, and HC\_AUD\_BLCK in the MAX II CPLD are from HSMC connector to the WM8731 codec, the WM8731 codec only works in Slave mode. If users need the WM8731 codec working in Master mode, they can modify the direction of the HC\_AUD\_BCLK in the MAX II CPLD RTL code, which can be found in the *MTDB\_Bus\_Controller/default* folder on the **MTDB System CD-ROM.** 



Figure 4.7. Audio CODEC schematic.



| HSMC Connecto                                                                                                          | MC Connector |                               |                    | Audio Codec |            |                                 |  |  |
|------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------|--------------------|-------------|------------|---------------------------------|--|--|
| Signal Name                                                                                                            | Pin<br>No.   | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name | Pin<br>No. | Description                     |  |  |
| HC_AUD_BCLK                                                                                                            | 113          | G17                           | U13                | AUD_BCLK    | 7          | Audio CODEC<br>Bit-Stream Clock |  |  |
| HC_AUD_XCK                                                                                                             | 39           | T16                           | U14                | AUD_XCK     | 1          | Audio CODEC Chip<br>Clock       |  |  |
| HC_AUD_DACDAT                                                                                                          | 109          | H17                           | V13                | AUD_DACDAT  | 8          | Audio CODEC DAC Data            |  |  |
| HC_AUD_DACLRCK                                                                                                         | 107          | H18                           | T13                | AUD_DACLRCK | 9          | Audio CODEC DAC LR<br>Clock     |  |  |
| HC_AUD_ADCDAT                                                                                                          | 40           | R15                           | T12                | AUD_ADCDAT  | 10         | Audio CODEC ADC Data            |  |  |
| HC_AUD_ADCLRCK                                                                                                         | 103          | H16                           | V12                | AUD_ADCLRCK | 11         | Audio CODEC ADC LR<br>Clock     |  |  |
| HC_I2C_SDAT                                                                                                            | 33           | U10-2 (*1)                    | U10-13 (*1)        | I2C_SDAT    | 27         | I2C Data                        |  |  |
| HC_I2C_SCLK                                                                                                            | 34           | P15                           | U11                | I2C_SCLK    | 28         | I2C Clock                       |  |  |
| Notes: (*1) These signals do not go through the MAX II chip. They pass through the MAX3378 level translator chip, U10. |              |                               |                    |             |            |                                 |  |  |

Table 4.7. Audio CODEC pin assignments.

## 4.6 RS-232 Serial Port

The MTDB board uses the ADM3202 transceiver chip and a 9-pin D-SUB connector for RS-232 communications. For detailed information on how to use the transceiver, please refer to the datasheet, which is available in the *Datasheet* folder of the **MTDB System CD-ROM** or from the manufacturers' web site. Figure 4.8 shows the related schematics, and Table 4.8 lists the HSMC pin assignments.



Figure 4.8. ADM3202 (RS-232) schematic.



| HSMC Connector MAX II                                                                                                                              |            |                               | (II)               | RS232 Interface |            |                  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------|--------------------|-----------------|------------|------------------|--|
| Signal Name                                                                                                                                        | Pin<br>No. | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name     | Pin No.    | Description      |  |
| HC_UART_RXD                                                                                                                                        | 115        | G18                           | K4                 | UART_RXD        | U5-12 (*1) | UART Receiver    |  |
| HC_UART_TXD                                                                                                                                        | 119        | G16                           | J4                 | UART_TXD        | U5-11 (*2) | UART Transmitter |  |
| Notes (*1) U5.12 connects to pin 3 on the RS-232 connector (J6) via U5.13.<br>(*2) U5.11 connects to pin 2 on the RS-232 connector (J6) via U5.14. |            |                               |                    |                 |            |                  |  |

## 4.7 PS/2 Serial Port

The MTDB includes a standard PS/2 interface and a connector for a PS/2 keyboard or mouse. Figure 4.9 shows the schematic of the PS/2 circuit. Instructions for using a PS/2 mouse or keyboard can be found by performing an appropriate search on various educational web sites. The pin assignments for the associated interface are shown in Table 4.9.



Figure 4.9. PS/2 schematic.

| Table 4.9. | PS/2 | pin | assignments. |  |
|------------|------|-----|--------------|--|
|            |      |     |              |  |

| HSMC Connec                                                                                                            | HSMC Connector MAX II |                               |                    | PS/2 Interface |         |             |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------|--------------------|----------------|---------|-------------|--|--|--|--|
| Signal Name                                                                                                            | Pin No.               | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name    | Pin No. | Description |  |  |  |  |
| HC_PS2_CLK                                                                                                             | 43                    | U10-3 (*1)                    | U10-18 (*1)        | PS2_CLK        | 1       | PS/2 Clock  |  |  |  |  |
| HC_PS2_DAT                                                                                                             | 47                    | U10-4 (*1)                    | U10-17 (*1)        | PS2_DAT        | 6       | PS/2 Data   |  |  |  |  |
| Notes: (*1) These signals do not go through the MAX II chip. They pass through the MAX3378 level translator chip, U10. |                       |                               |                    |                |         |             |  |  |  |  |



## 4.8 Ethernet Physical Layer Transceiver

The MTDB board provides Ethernet support via the National Semiconductor DP83848C Ethernet Physical Layer Transceiver chip. The DP83848C is a one port Fast Ethernet PHY Transceiver supporting IEEE 802.3 physical layer applications at 10Mbps and 100Mbps. The DP83848C provides Media Independent Interface (MII) to connect DP83848C to a MAC in 10/100M systems. Figure 4.10 shows the schematic for the Ethernet Physical Layer Transceiver interface, and the associated pin assignments are listed in Table 4.10. For detailed information on how to use the DP83848C, please refer to its datasheet and application note, which are available in the *Datasheet* folder of the **MTDB System CD-ROM** or from the manufacturers' web site.



Figure 4.10. Fast Ethernet schematic.

| Table 4.10. Fast | t Ethernet pin | assignments. |
|------------------|----------------|--------------|
|------------------|----------------|--------------|

| HSMC Connector |            | MAX II                        |                    | Ethernet PHY |            |                         |
|----------------|------------|-------------------------------|--------------------|--------------|------------|-------------------------|
| Signal Name    | Pin<br>No. | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name  | Pin<br>No. | Description             |
| HC_TX_CLK      | 158        | A13                           | T2                 | TX_CLK       | 1          | MII Transmit Clock      |
| HC_TX_EN       | 125        | F18                           | R3                 | TX_EN        | 2          | MII Transmit Enable     |
| HC_TXD[0]      | 127        | F17                           | P4                 | TXD0         | 3          | MII Transmit Data bit 0 |
| HC_TXD[1]      | 131        | E17                           | R1                 | TXD1         | 4          | MII Transmit Data bit 1 |
| HC_TXD[2]      | 133        | E18                           | R2                 | TXD2         | 5          | MII Transmit Data bit 2 |
| HC_TXD[3]      | 137        | E16                           | P2                 | TXD3         | 6          | MII Transmit Data bit 3 |
| HC_ETH_RESET_N | 121        | F16                           | тз                 | Eth_RESET_N  | 29         | DP83848C Reset          |



| HC_MDIO                                                                                                     | 49  | U10-5(*1) | U10-16(*1) | MDIO   | 30 | Management Data IO     |
|-------------------------------------------------------------------------------------------------------------|-----|-----------|------------|--------|----|------------------------|
| HC_MDC                                                                                                      | 139 | D16       | U1         | MDC    | 31 | Management Data Clock  |
| HC_RX_CLK                                                                                                   | 96  | H14       | J5         | RX_CLK | 38 | MII Receive Clock      |
| HC_RX_DV                                                                                                    | 116 | E14       | H5         | RX_DV  | 39 | MII Receive Data valid |
| HC_RX_CRS                                                                                                   | 92  | H15       | H4         | RX_CRS | 40 | MII Carrier Sense      |
| HC_RX_ERR                                                                                                   | 90  | G13       | H6         | RX_ERR | 41 | MII Receive Error      |
| HC_RX_COL                                                                                                   | 114 | F14       | G6         | RX_COL | 42 | MII Collision Detect   |
| HC_RXD[0]                                                                                                   | 102 | G15       | G4         | RXD0   | 43 | MII Receive Data bit 0 |
| HC_RXD[1]                                                                                                   | 104 | G12       | G5         | RXD1   | 44 | MII Receive Data bit 1 |
| HC_RXD[2]                                                                                                   | 108 | F13       | G7         | RXD2   | 45 | MII Receive Data bit 2 |
| HC_RXD[3]                                                                                                   | 110 | F15       | F4         | RXD3   | 46 | MII Receive Data bit 3 |
| Notes: (*1) These signals do not go through the MAX II chip. They pass through the MAX3378 level translator |     |           |            |        |    |                        |
| chip, U10.                                                                                                  |     |           |            |        |    |                        |

# 4.9 Digital Video Decoder

The MTDB is equipped with an Analog Devices ADV7180 VIDEO decoder chip. The ADV7180 is an integrated video decoder that automatically detects and converts a standard analog baseband television signal (NTSC, PAL, and SECAM) into 4:2:2 component video data, which is compatible with 8-bit CCIR601/CCIR656. The ADV7180 is compatible with a broad range of video devices, including DVD players, tape-based sources, broadcast sources, and security/surveillance cameras.

The registers in the VIDEO decoder can be programmed by a serial I2C bus, which is connected to the HSMC connector as indicated in Figure 4.11. The pin assignments are listed in Table 4.11. Detailed information of the ADV7180 is available in the *Datasheet* folder of the **MTDB System CD-ROM** or from the manufacturers' web site.





Figure 4.11. Digital VIDEO Decoder schematic.

| HSMC Connec | ctor       | MA                            | AX II              | Video Decoder |                    |                                   |  |  |  |  |
|-------------|------------|-------------------------------|--------------------|---------------|--------------------|-----------------------------------|--|--|--|--|
| Signal Name | Pin<br>No. | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name   | Pin<br>No.         | Description                       |  |  |  |  |
| HC_TD_D[7]  | 78         | K14                           | T10                | TD_D7         | 5                  | Video Decoder Data7 (Mode Control |  |  |  |  |
|             | _          |                               | -                  | _             |                    | Register = 0 or 2)                |  |  |  |  |
| HC_TD_D[6]  | 74         | K15                           | V10                | TD_D6         | 6                  | Video Decoder Data7 (Mode Control |  |  |  |  |
|             | 74         | K15                           | VIO                | 10_00         | Register = 0 or 2) |                                   |  |  |  |  |
|             | 70         | 1.40                          | 140                | TD D5         | -                  | Video Decoder Data7 (Mode Control |  |  |  |  |
| HC_TD_D[5]  | 72         | L13                           | U10                | TD_D5         | 7                  | Register = 0 or 2)                |  |  |  |  |
|             | <u></u>    | 140                           | 110                |               | 0                  | Video Decoder Data7 (Mode Control |  |  |  |  |
| HC_TD_D[4]  | 68         | M12                           | U9                 | TD_D4         | 8                  | Register = 0 or 2)                |  |  |  |  |
|             |            | 1.45                          | 1/0                | TD DO         |                    | Video Decoder Data7 (Mode Control |  |  |  |  |
| HC_TD_D[3]  | 66         | L15                           | V9                 | TD_D3         | 9                  | Register = 0 or 2)                |  |  |  |  |
|             |            |                               | To                 | TD DO         | TD_D2 10           | Video Decoder Data7 (Mode Control |  |  |  |  |
| HC_TD_D[2]  | 62         | L14                           | Т9                 | TD_D2         |                    | Register = 0 or 2)                |  |  |  |  |
|             | <u> </u>   |                               | то                 |               | 10                 | Video Decoder Data7 (Mode Control |  |  |  |  |
| HC_TD_D[1]  | 60         | M14                           | Т8                 | TD_D1         | 16                 | Register = 0 or 2)                |  |  |  |  |
|             | 50         |                               |                    |               |                    | Video Decoder Data7 (Mode Control |  |  |  |  |
| HC_TD_D[0]  | 56         | M15                           | V8                 | TD_D0         | 17                 | Register = 0 or 2)                |  |  |  |  |
| HC_TD_27MHZ | 98         | G14                           | U8                 | TD_27MHZ      | 11                 | I2C Clock                         |  |  |  |  |

| Table 4.11. VIDEO Decoder pin assignment | Decoder pin assignments. | VIDEO | Table 4.11. |
|------------------------------------------|--------------------------|-------|-------------|
|------------------------------------------|--------------------------|-------|-------------|


| HC_TD_RESET                                                                                                            | 80                     | J14        | U12         | TD_RESET                           | 31            | Video Decoder Reset                |
|------------------------------------------------------------------------------------------------------------------------|------------------------|------------|-------------|------------------------------------|---------------|------------------------------------|
| HC_I2C_SDAT                                                                                                            | 33                     | U10-2 (*1) | U10-20 (*1) | I2C_DATA                           | 33            | I2C Data                           |
| HC_I2C_SCLK                                                                                                            | 34                     | P15        | U11         | I2C_SCLK                           | 34            | Video Decoder Clock Input          |
| HC TD VS 84                                                                                                            | 84                     | 84 J15     | V11         | TD VS                              | 37            | Video Decoder V_SYNC (Mode Control |
| 10_10_03                                                                                                               | ID_VS 84 515           |            | VII         | 10_00                              | 57            | Register = 0)                      |
|                                                                                                                        | TD_HS 86 H13 T11 TD_HS |            | 39          | Video Decoder H_SYNC (Mode Control |               |                                    |
|                                                                                                                        |                        |            | 10_63       | 39                                 | Register = 0) |                                    |
| Notes :*(1) These signals do not go through the MAX II chip. They pass through the MAX3378 level translator chip, U10. |                        |            |             |                                    |               |                                    |

## 4.10 I2C Serial EEPROM

The MTDB uses a Microchip 128-bit I2C serial EEPROM to store the MAC address and the boundary parameters of the touch panel for the Ethernet operation and touch panel respectively. The EEPROM is programmed by I2C serial Interface, which is connected through the CPLD to the HSMC connector. Figure 4.12 shows the schematic of the I2C Serial EEPROM, and the associated pin assignments are listed in Table 4.12. Detailed information for using the I2C EEPROM is available in its datasheet, which can be found in the *Datasheet* folder of the **MTDB System CD-ROM** or from the manufacturers' web site.



Figure 4.12. I2C Serial EEPROM schematic.

| Table 4.12. | I2C Serial EEPR | OM pin | assignments. |
|-------------|-----------------|--------|--------------|
|-------------|-----------------|--------|--------------|

| HSMC Connector |            | MAX II                        |                    | I2C Serial EEPROM |         |                  |
|----------------|------------|-------------------------------|--------------------|-------------------|---------|------------------|
| Signal Name    | Pin<br>No. | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name       | Pin No. | Description      |
| HC_ID_I2CSCL   | 41         | T17                           | N3                 | ID_I2CSCL         | 6       | EEPROM I2C Clock |
| HC_ID_I2CDAT   | 42         | P18                           | P3                 | ID_I2CDAT         | 5       | EEPROM I2C Data  |

## 4.11 SD Card Interface

The MTDB includes a SD card socket and provides both SPI and SD 4-bit mode for SD Card access. Instructions for using SD card can be found by performing an appropriate search on various educational web sites. The SD-Card can also be accessed in 4-bit mode when the Mode Control Register in the MAX II Device is set to 1 (see "Level Translators and MAX II Mode Control



Register" and Appendix). Figure 4.13 shows the schematic of the SD card interface and the associated pin assignments are listed in Table 4.13.



Figure 4.13. SD card interface schematic.

| HSMC Connector |            | Switch Pin #s                 |                    | SD Card     |         |                                                                                          |
|----------------|------------|-------------------------------|--------------------|-------------|---------|------------------------------------------------------------------------------------------|
| Signal Name    | Pin<br>No. | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal Name | Pin No. | Description                                                                              |
| HC_SD_DAT3     | 53         | U10.6                         | J4.1               | SD_DAT3     | 1       | SD 1-bit Mode: Card Detect<br>SD 4-bit Mode: Data3<br>SPI Mode: Chip Select (Active Low) |
| HC_SD_CMD      | 44         | U10.7                         | J4.2               | SD_CMD      | 2       | SD 1-bit Mode: Command Line<br>SD 4-bit Mode: Command Line<br>SPI Mode: Data In          |
| HC_SD_CLK      | 101        | U4.J16                        | U14.P1             | SD_CLK      | 5       | Clock                                                                                    |
| HC_SD_DAT      | 48         | U10.8                         | J4.7               | SD_DAT      | 7       | SD 1-bit Mode: Data Line<br>SD 4-bit Mode: Data0<br>SPI Mode: Data Out                   |
| HC_TD_D0       | 56         | U12.1                         | U12.20             | SD_DAT1     | 8       | SD 4-bit: Data1 (MAXII Mode<br>Control Register = 1)                                     |
| HC_TD_D1       | 60         | U12.3                         | U12.18             | SD_DAT2     | 9       | SD 4-bit: Data2 (MAXII Mode<br>Control Register = 1)                                     |

Table 4.13. SD card interface pin assignments.



## 4.12 General Purpose I/O Connector (Mode 1 and 2 only)

The MTDB v2.0 includes a standard GPIO header (J13). When the Mode Control Register in the MAX II device is set to 1, there are 8 pins available. When it is set to 2, there are two pins available (see "Level Translators and MAX II Mode Control Register" or Appendix). When the Mode Control Register is set to 0, the GPIO Header pins are disabled. Table 4.14 shows the pinout of General Purpose I/O Connector (Mode 1 and 2 Only) with HSMC connector.

| HSMC Connector |            | Switch Pin No.                |                    | GPIO Header    |            |                                                  |  |
|----------------|------------|-------------------------------|--------------------|----------------|------------|--------------------------------------------------|--|
| Signal Name    | Pin<br>No. | HSMC<br>Connector<br>Side Pin | Device<br>Side Pin | Signal<br>Name | Pin<br>No. | Description                                      |  |
| HC_TD_D2       | 62         | U12.4                         | U12.17             | DBG_D2         | J13.5      | GPIO data pin 2 (Mode Control Register = 1)      |  |
| HC_TD_D3       | 66         | U12.5                         | U12.16             | DBG_D3         | J13.6      | GPIO data pin 3 (Mode Control Register = 1)      |  |
| HC_TD_D4       | 68         | U12.6                         | U12.15             | DBG_D4         | J13.7      | GPIO data pin 4 (Mode Control Register = 1)      |  |
| HC_TD_D5       | 72         | U12.7                         | U12.14             | DBG_D5         | J13.8      | GPIO data pin 5 (Mode Control Register = 1)      |  |
| HC_TD_D6       | 74         | U12.8                         | U12.13             | DBG_D6         | J13.9      | GPIO data pin 6 (Mode Control Register = 1)      |  |
| HC_TD_D7       | 78         | U12.9                         | U12.12             | DBG_D7         | J13.10     | GPIO data pin 7 (Mode Control Register = 1)      |  |
| HC_TD_VS       | 84         | U11.3                         | U11.12             | DBG_D1         | J13.3      | GPIO data pin 1 (Mode Control Register = 1 or 2) |  |
| HC_TD_HS       | 86         | U11.2                         | U11.13             | DBG_D0         | J13.1      | GPIO data pin 0 (Mode Control Register = 1 or 2) |  |

Table 4.14. General Purpose I/O Connector (Mode 1 and 2 only) Pinouts.



Figure 4.14. General Purpose I/O Connector Schematic.

## Chapter 5

# **Examples of Advanced Demonstration**

This chapter provides a few examples of advanced circuits implemented using MTDB and a Cyclone III Starter board. These circuits provide demonstrations of the major features on the board, such as its audio and video capabilities, and SD card connectivity. For each demonstration the Cyclone III FPGA configuration file is provided, as well as the full source code in Verilog HDL code. All of the associated files can be found in the *MTDB\_demonstrations* folder from the **MTDB System CD-ROM**. For each demonstration described in the following sections, we give the name of the project directory for its files, which are subdirectories of the *MTDB\_demonstrations* folder.

#### **Installing the Demonstrations**

To install the demonstrations on your computer, perform the following

1. Copy the directory *MTDB\_demonstrations* into a local directory of your choice. It is important to ensure that the path to your local directory contains no spaces – otherwise the Nios II software will not work.

## 5.1 SD Card Music Player

#### Introduction

Many commercial media/audio players use a large external storage device, such as an SD card or CF card, to store music or video files. Such players may also include high-quality DAC devices so that good audio quality can be produced. The Cyclone III Starter board and MTDB board provide the hardware and software needed for SD card access and professional audio performance so that it is possible to design advanced multimedia products using the Cyclone III Starter board and MTDB board board.

In this demonstration we show how to implement an SD Card Music Player on the MTDB system, in which the music files are stored in an SD card and the board can play the music files via its CD-quality audio DAC circuits. We use the Nios II processor to read the music data stored in the SD Card and use the Wolfson WM8731 audio CODEC to play the music.

Figure 5.3 shows the hardware block diagram of this demonstration. The system requires a 50MHz clock provided from the board. The PLL generates a 100MHz clock for NIOS II processor and the other controllers except for the audio controller. The audio chip is controlled by the Audio Controller which is a user-defined SOPC component. This audio controller needs an input clock running at 18.432 MHz. In this design, the clock is provided by the PLL block. The audio controller requires the audio chip working in master mode, so the serial bit (BCK) and the left/right channel



clock (LRCK) are provided by the audio chip. Two PIO pins are connected to the I2C bus. The I2C protocol is implemented by software. Four PIO pins are connected to the SD CARD socket. SD 1-Bit Mode is used to access the SD card and is implemented by software. All of the other SOPC components in the block diagram are SOPC Builder built-in components. JTAG-UART is added for debug and shows prompt messages for this demonstration.



Figure 5.3. Hardware Block diagram of the SD card Music Player Demonstration.

Figure 5.4 shows the software stack of this demonstration. **SD 1-Bit Mod** block implements the SD 1-bit mode protocol for reading raw data from the SD card. The **FAT16** block implements FAT16 file system for reading wave files that stored in the SD card. In this block, only read function is implemented. The **WAVE Lib** block implements WAVE file decoding function for receiving audio signal from wave files. The **I2C** block implements I2C protocol for configuring audio chip. The **Audio** block implements audio FIFO checking function and audio signal sending/receiving function.



| Softwa       | are Archi | tecture |  |  |
|--------------|-----------|---------|--|--|
| Main         |           |         |  |  |
|              |           | WAVE    |  |  |
| Audio<br>DAC | I2C       | FAT16   |  |  |
|              |           | SDCARD  |  |  |
| IOWR/IORD    |           |         |  |  |

Figure 5.4. Software Block diagram of the SD Music Player Demonstration.

The audio chip should be configured before sending audio signal to the audio chip. The main program uses I2C protocol to configure the audio chip working in master mode, the audio interface as I2S with 16-bits per channel, and sampling rate according to the wave file content. In audio playing loop, the main program reads 512-byte audio data from the SD card, and then writes the data to DAC FIFO in the Audio Controller. Before writing the data to the FIFO, the program have to make sure the FIFO is not full. The design also mixes the audio signal from the microphone-in and line-in for the Karaoke-style effects by enabling the BYPASS and SITETONE functions in the audio chip.

Finally, users can obtain the status of the SD music player from the 2x16-LCD module, the 7-segment displays and the LEDs. The top and bottom row of the LCD module will display the file name of the music that is playing on the DE2-70 board and the value of music volume, respectively. The 7-segment displays will show how long the music file has been played. The LED will indicate the audio signal strength.

#### **Demonstration Setup, File Locations, and Instructions**

- Project directory: *MTDB\_SD\_Card\_Audio*
- Bit stream used: *MTDB\_SD\_Card\_Audio.sof*
- Nios II Workspace: MTDB\_SD\_Card\_Audio \Software
- Format your SD card into FAT16 format
- Put the played wave files to the root directory of the SD card. The provided wave files must have a sample rate of 96, 48, 44.1, 32, or 8 KHz. In addition, the wave files must be stereo and 16-bits per channel. Furthermore, the file name must be short filename.



- Execute the demo batch file "sdcard\_audio.bat". The batch file is located in the folder "MTDB\_SD\_Card\_Audio\Demo Batch"
- Insert the SD card. LED2 will be flashing when the SD card is not inserted in SD card socket; LED1 will be flashing while the demonstration is playing music.
- Connect a headset or speaker to the DE2-70 board and you should be able to hear the music played from the SD Card
- Press **BUTTON4** on the Cyclone III Starter board will play the next music file stored in the SD card.
- Press **BUTTON3** and **BUTTON4** will increase and decrease the output music volume respectively.



Figure 5.1. Setup of the SD Card Music Player Demonstration.





Figure 5.2. Man-Machine Interface of the SD Music Player Demonstration.

### 5.2 Music Synthesizer Demonstration

This demonstration shows how to implement a Multi-tone Electronic Keyboard using Cyclone III Starter board and MTDB board with a PS/2 Keyboard and a speaker.

PS/2 Keyboard is used as a piano keyboard for input. The FPGA on the Cyclone III Starter board serves as a Music Synthesizer to generate music and tones. The VGA connected to the MTDB board is used to display which key is pressed during the playing of the music.

Figure 5.5 shows the block diagram of the design of the Music Synthesizer. There are four major blocks in the circuit: *DEMO\_SOUND*, *PS2\_KEYBOARD*, *STAFF*, and *TONE\_GENERATOR*. The *DEMO\_SOUND* block stores a demo sound for user to play; *PS2\_KEYBOARD* handles the user input from PS/2 keyboard; The *STAFF* block draws the corresponding keyboard diagram on VGA monitor when key(s) on the PS/2 Keyboard are pressed. The *TONE\_GENERATOR* is the core of music synthesizer.

User can switch the music source either from *PS2\_KEYBOAD* or the *DEMO\_SOUND* block using BUTTON2.

Figure 5.6 illustrates the setup for this demonstration.





Figure 5.5. Block diagram of the Music Synthesizer design

#### **Demonstration Setup, File Locations, and Instructions**

- Project directory: *MTDB\_Synthesizer*
- Bit stream used: *MTDB\_Synthesizer.sof*
- Connect a PS/2 Keyboard to the MTDB board.
- Connect the VGA output of the MTDB board to a VGA monitor.
- Connect the Line-out of the MTDB board to a speaker.
- Load the bit stream into FPGA on the Cyclone III Starter board.
- Press BUTTON[1] on the Cyclone III Starter board to reset the circuit
- Press BUTTON[2] on the Cyclone III Starter board to start the music demo

Table 5.1 and 5.2 illustrate the usage of the switches, pushbuttons (BUTTONs), and PS/2 Keyboard.

• Switches and Pushbuttons

| Signal Name Description |                                        |  |  |
|-------------------------|----------------------------------------|--|--|
| BUTTON [1]              | Reset Circuit                          |  |  |
| BUTTON [2]              | Press BUTTON [2]: Demo Music Mode.     |  |  |
| BOTTON [2]              | Release BUTTON [2]: PS2 Keyboard Mode. |  |  |
| BUTTON [4]              | Reset Keyboard.                        |  |  |

Table 5.1. Usage of the switches and pushbuttons (BUTTONs)

• PS/2 Keyboard



| Signal Name | Description |
|-------------|-------------|
| Q           | -#4         |
| А           | -5          |
| W           | -#5         |
| S           | -6          |
| E           | -#6         |
| D           | -7          |
| F           | 1           |
| т           | #1          |
| G           | 2           |
| Y           | #2          |
| н           | 3           |
| J           | 4           |
| I           | #4          |
| к           | 5           |
| 0           | #5          |
| L           | 6           |
| Р           | #6          |
| :           | 7           |
| "           | +1          |

Table 5.2. Usage of the PS/2 Keyboard's keys.







Figure 5.6. The Setup of the Music Synthesizer Demonstration.

ADERA

## 5.3 LCD TV Demonstration

This demonstration plays video and audio input from a DVD player using LCD Touch panel module, audio CODEC, and one Video decoder on the MTDB board. Figure 5.7 shows the block diagram of the design. There are two major blocks in the circuit, called *I2C\_AV\_Config* and *TV\_to\_VGA*. The *TV\_to\_VGA* block consists of *ITU-R 656 Decoder*, *SDRAM Frame Buffer*, *YUV422 to YUV444*, *YCrCb to RGB*, and *VGA Controller*.

As soon as the bit stream is downloaded into the FPGA on the Cyclone III starter board, the register values of the Video decoder chip will be configured via the *I2C\_AV\_Config* block, which uses the I2C protocol to communicate with the Video decoder chip on the MTDB board. Upon the power-on sequence, the Video decoder chip will be unstable for a time period; the *Lock Detector* is responsible for detecting this instability.

The *ITU-R 656 Decoder* block extracts *YCrCb 4:2:2 (YUV 4:2:2)* video signals out of the *ITU-R 656* data stream, which is sent by the Video decoder. It also generates a data valid control signal indicating the valid period of data output. Because the video signal from the Video decoder is interlaced, we need to perform de-interlacing on the data source. We used *Frame Buffer* and a *field selection multiplexer*(MUX) which is controlled by the *LCD controller* to perform the de-interlacing operation. Internally, the *LCD Controller* generates data request and odd/even selected signals to the *Frame Buffer* and *filed selection multiplexer*(MUX). The *YUV422 to YUV444* block converts the selected *YCrCb 4:2:2 (YUV 4:2:2)* video data to the *YCrCb 4:4:4 (YUV 4:4:4)* video data format.

The *YCrCb\_to\_RGB* block converts the *YCrCb* data into RGB output. The *LCD Timing Controller* block generates standard LCD sync signals *LCD\_HD* and *LCD\_VD* to the *LCD TDM block*. The *LCD TDM Controller* block will take these sync signals and RGB data as input and multiplex these signals to the MAXII CPLD device on the MTDB board via the HSMC connector.

Finally, the *LCD TDM Controller block* in the MAXII CPLD device will de-multiplex the LCD RGB data and the sync signals, before sending them to the LCD Touch panel module for display.

Figure 5.8 illustrates the setup for this demonstration.





Figure 5.7. Block diagram of LCD TV design

#### **Demonstration Setup, File Locations, and Instructions**

- Project directory: *MTDB\_LCD\_TV*
- Bit stream used: *MTDB\_LCD\_TV.sof*
- Connect a DVD player's composite video output (yellow plug) to the **Video-IN** RCA jack (J11) of the MTDB board. The DVD player has to be configured to provide
  - o NTSC output
  - o 60 Hz refresh rate
  - o 4:3 aspect ratio
  - o Non-progressive video
- Connect the audio output of the DVD player to the line-in port of the MTDB board and connect a speaker to the line-out port. If the audio output jacks from the DVD player are of RCA type, then an adaptor will be needed to convert it to the mini-stereo plug supported on the MTDB board; this is the same type of plug supported on most computers
- Load the bit stream into FPGA on the Cyclone III Starter board.
- Press BUTTON1 on the MTDB board to reset the circuit.





Figure 5.8. The setup for the LCD TV demonstration.

## 5.4 VGA TV Demonstration

This demonstration plays video and audio input from a DVD player using VGA output, audio CODEC, and one Video decoder on the MTDB board. Figure 5.9 shows the block diagram of the design. There are two major blocks in the circuit, called *I2C\_AV\_Config* and *TV\_to\_VGA*. The *TV\_to\_VGA* block consists of *ITU-R 656 Decoder*, *SDRAM Frame Buffer*, *YUV422 to YUV444*, *YCrCb to RGB*, and *VGA Controller*.

As soon as the bit stream is downloaded into the FPGA on the Cyclone III starter board, the register values of the Video decoder chip will be configured via the *I2C\_AV\_Config* block, which uses the I2C protocol to communicate with the Video decoder chip on the MTDB board. Upon the power-on sequence, the Video decoder chip will be unstable for a time period; the *Lock Detector* is responsible for detecting this instability.



The *ITU-R 656 Decoder* block extracts *YCrCb 4:2:2 (YUV 4:2:2)* video signals out of the *ITU-R 656* data stream, which is sent by the Video decoder. It also generates a data valid control signal indicating the valid period of data output. Because the video signal from the Video decoder is interlaced, we need to perform de-interlacing on the data source. We used *Frame Buffer* and a *field selection multiplexer*(MUX) which is controlled by the *VGA controller* to perform the de-interlacing operation. Internally, the *VGA Controller* generates data request and odd/even selected signals to the *Frame Buffer* and *field selection multiplexer*(MUX). The *YUV422 to YUV444* block converts the selected *YCrCb 4:2:2 (YUV 4:2:2)* video data to the *YCrCb 4:4:4 (YUV 4:4:4)* video data format.

The *YCrCb\_to\_RGB* block converts the *YCrCb* data into RGB output. The *VGA Timing Controller* block generates standard VGA sync signals *VGA\_HS* and *VGA\_VS* to the VGA *TDM Controller* block will take these sync signals and RGB data as input and multiplex these signals to the MAXII CPLD device on the MTDB board via the HSMC connector.

Finally, the VGA *TDM Controller block* in the MAXII CPLD device will de-multiplex the VGA RGB data and the sync signals to enable the display on a VGA monitor.



Figure 5.9 illustrates the setup for this demonstration.

Figure 5.9. Block diagram of LCD TV design

#### **Demonstration Setup, File Locations, and Instructions**

- Project directory: *MTDB\_VGA\_TV*
- Bit stream used: *MTDB\_VGA\_TV.sof*
- Connect a DVD player's composite video output (yellow plug) to the **Video-IN** RCA jack (J11) of the MTDB board. The DVD player has to be configured to provide
  - NTSC output
  - o 60 Hz refresh rate



- o 4:3 aspect ratio
- Non-progressive video
- Connect the audio output of the DVD player to the line-in port of the MTDB board and connect a speaker to the line-out port. If the audio output jacks from the DVD player are of RCA type, then an adaptor will be needed to convert to the mini-stereo plug supported on the MTDB board; this is the same type of plug supported on most computers
- Load the bit stream into FPGA on the Cyclone III Starter board.
- Press BUTTON1 on the MTDB board to reset the circuit.



Figure 5.10. The setup for the VGA TV demonstration.

# Chapter 6 Appendix

## 6.1 EEPROM and Mode Switch Utility

#### Starting the EEPROM and Mode Switch Utility (HMB2\_CONFIG.exe)

A common utility application is provided that allows you to change the EEPROM data or the Mode Control Register value stored in the MAX II Device's user flash memory. This appendix describes how to use this utility.

- 1. Before using this tool, make sure the USB cable is connected to between the development kit board and the host PC.
- 2. **EEPROM** and The Mode Switch Utility is located in the directory "Tool/HMB2\_Configuration\_Utility/" in the MTDB System CD which can be download http://www.terasic.com/downloads/cd-rom/mtdb/MTDB\_SYSTEM\_CD\_V2.0.zip. from To execute the program, simply copy the whole folder to your host computer and launch the control panel by double clicking the "HMB2\_CONFIG.exe". Figure A.1 shows the switch tool as it is launched.



| HMB2 Configuration V1. | 0.0              | X                |
|------------------------|------------------|------------------|
| EEPROM                 |                  |                  |
| EEPROM SIZE            | EEPROM RAW       | EEPROM STRUCTURE |
|                        |                  |                  |
| 16 BYTES 💌             | Index Value(Hex) | Field Value(Hex) |
| READ                   | 0 10<br>1 20     | Len 10<br>Ver 20 |
|                        | 2 00             | SN 0007ED080080  |
| WRITE                  | 3 07             | UR_X 0F6A        |
|                        | 4 ED             | UR_Y0F09         |
|                        | 5 08             | LL_X 0084        |
| Default                | 6 00             | LL_Y 0094        |
|                        | 7 80             |                  |
| Save to File           | 8 0F             |                  |
|                        | 9 6A             |                  |
| Load from File         | 10 OF            |                  |
|                        | 11 09            |                  |
|                        | 12 00            |                  |
|                        | 13 84            |                  |
|                        | 14 00            |                  |
|                        | 15 94            |                  |
|                        |                  |                  |
| SWITCH                 |                  |                  |
| Set Mode               | C Mode 0         |                  |
|                        | Mode 1           |                  |
| Get Mode               |                  |                  |
|                        | O Mode 2         |                  |
|                        | A terasic        | Disconnect Exit  |
| Connected              | Read success     |                  |

Figure A.1. EEPROM SWITCH Utility

3. There should be a .sof file in this directory (HMB2\_CONFIG.sof) that will automatically download into the FPGA and the application will display Connected when communications is established with the downloaded design. (If any error message is shown, please check the power and USB cable, then press Connect button to reconfigure FPGA.)

#### Changing the contents of the EEPROM device

- 4. Using the buttons to the left of the EEPROM section of this utility you can:
  - a. READ: Read the current contents of the EEPROM
  - b. WRITE: Write the values shown in the EEPROM RAW section
  - c. Default: Reset the valued in the EEPROM RAW section to a default set of values.



- d. Save to File: Save the data read from the EEPROM to a file.
- e. Load from File: Load values into the EEPROM RAW section.

#### Changing the Mode Control Register Setting in the MAX II device

- 5. By clicking on Get Mode button, the value currently stored in the mode-control register will be displayed.
- 6. To change the mode, select a different Mode Control Register value and then click the Set Mode button.

## 6.2 Revision History

| Version | Date       | Change Log                            |
|---------|------------|---------------------------------------|
| V1.0    | 2007.11.28 | Initial Version (Preliminary)         |
| V1.01   | 2007.12.15 | Modify Figure 2.4 ,Figure 2.6.        |
|         |            | Modify Ch 5.1.                        |
| V1.02   | 2008.5.15  | • Modify Table 4.3, Table 4.6.        |
|         |            | Modify clock frequency of the VGA DAC |
|         |            |                                       |
| V.2.0.0 | 2009.4.24  | Modify for HMB Hardware V2.0          |