# **USER'S MANUAL**

S3C7335/P7335 4-Bit CMOS Microcontroller Revision 1



# S3C7335/P7335 4-BIT CMOS MICROCONTROLLER USER'S MANUAL

**Revision 1** 



## **Important Notice**

The information in this publication has been carefully checked and is believed to be entirely accurate at the time of publication. Samsung assumes no responsibility, however, for possible errors or omissions, or for any consequences resulting from the use of the information contained herein.

Samsung reserves the right to make changes in its products or product specifications with the intent to improve function or design at any time and without notice and is not required to update this documentation to reflect such changes.

This publication does not convey to a purchaser of semiconductor devices described herein any license under the patent rights of Samsung or others.

Samsung makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Samsung assume any liability arising out of the application or use of any product or circuit and specifically disclaims any and all liability, including without limitation any consequential or incidental damages.

"Typical" parameters can and do vary in different S3C7335/P7335 4-Bit CMOS Microcontroller User's Manual, Revision 0
Publication Number: 21-S3-C7335/P7335-1199

© 1999 Samsung Electronics

applications. All operating parameters, including "Typicals" must be validated for each customer application by the customer's technical experts.

Samsung products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, for other applications intended to support or sustain life, or for any other application in which the failure of the Samsung product could create a situation where personal injury or death may occur.

Should the Buyer purchase or use a Samsung product for any such unintended or unauthorized application, the Buyer shall indemnify and hold Samsung and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, expenses, and reasonable attorney fees arising out of, either directly or indirectly, any claim of personal injury or death that may be associated with such unintended or unauthorized use, even if such claim alleges that Samsung was negligent regarding the design or manufacture of said product.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Samsung Electronics.

Samsung Electronics' Microcontroller Business has been awarded full ISO14001 certification (BVQ1 Certificate No. FM9330). All semiconductor products are developed and manufactured in accordance with the highest quality standards and objectives.

Samsung Electronics Co., Ltd. San #24 Nongseo-Lee, Kiheung-Si Yongin-City, Kyungi-Do, Korea C.P.O. Box #37, Suwon 449-900

TEL: (0331) 209-6526, (02) 760-6526

FAX: (0331) 209-6547

H.P.: www.samsungsemi.com Printed in the Republic of Korea

#### **Preface**

The S3C7335 User's Manual is designed specifically for application designers and programmers who are using Samsung's S3C7335 microcontroller for product development. The manual is divided into two parts:

Part I Programmer's Reference Part II Hardware Descriptions

Part I, 'Programmer's Reference,' contains software-related information to familiarize programmers with the microcontroller's architecture, programming model, and instruction set. Part I has five Chapters:

Chapter 1 Product Overview Chapter 4 Memory Map

Chapter 2 Address Spaces Chapter 5 SAM47 Instruction Set

Chapter 3 Addressing Modes

Chapter 1, 'Product Overview,' is a high-level introduction to the S3C7335, ranging from a general product description to detailed information about pin characteristics and circuit types.

Chapter 2, 'Address Spaces,' introduces you to the S3C7335 programming model: the program memory (ROM) and data memory (RAM) structures and how to address them. Chapter 2 also includes information about stack operations, CPU registers, and the bit sequential carrier (BSC) register.

Chapter 3, 'Addressing Modes,' describes types of addressing supported by the SAM47 instruction set (direct, indirect, and bit manipulation) and the addressing modes which are supported (1-bit, 4-bit, and 8-bit). Numerous programming examples make the information practical and usable.

Chapter 4, 'Memory Map,' contains a detailed map of the addressable peripheral hardware registers in the memory-mapped area of the RAM (bank 15). Chapter 4 also contains detailed descriptions in standard format of the most commonly used hardware registers. These easy-to-read register descriptions can be used as a quick-reference source when writing programs.

Chapter 5, 'Instruction Set,' first introduces the basic features and conventions of the SAM47 instruction set. Then, two summary tables orient you to the individual instructions: One is a high-level summary of the most important information about each instruction; the other is designed to give expert programmers a summary of binary code and instruction notation information. The final part of Chapter 5 contains detailed descriptions of each instruction in a standard format. Each instruction description includes one or more practical examples.

A basic familiarity with the information in Part I will make it easier for you to understand the hardware descriptions in Part II. If you are unfamiliar with the SAM47 product family and are reading this user's manual for the first time, we recommend that you read Chapters 1–3 carefully, and just scan the detailed information in Chapters 4 and 5 very briefly. Later, you can refer back to Chapters 4 and 5 as necessary.

Part II "hardware Descriptions," has detailed information about specific hardware components of the S3C7335/P3316 microcontroller. Also included in Part II are electrical, mechanical, OTP, and development tools data. Part II has 13 Chapters:

| Chapter 6  | Oscillator Circuits      | Chapter 14 | Serial I/O Interface           |
|------------|--------------------------|------------|--------------------------------|
| Chapter 7  | Interrupts               | Chapter 15 | PLL Frequency Synthesizer      |
| Chapter 8  | Power-Down               | Chapter 16 | Intermediate Frequency Counter |
| Chapter 9  | RESET                    | Chapter 17 | Electrical Data                |
| Chapter 10 | I/O Ports                | Chapter 18 | Mechanical Data                |
| Chapter 11 | Timers and Timer/Counter | Chapter 19 | KS57P3316 OTP                  |
| Chapter 12 | LCD Controller/Driver    | Chapter 20 | Development Tools              |
| Chapter 13 | A/D Converter            |            |                                |

Two order forms are included at the back of this manual to facilitate customer order for S3C7335 microcontrollers: the Mask ROM Order Form, and the Mask Option Selection Form. You can photocopy these forms, fill them out, and then forward them to your local Samsung Sales Representative.

## **Table of Contents**

# Part I — Programmer's Reference

## **Chapter 1** Product Overview

| Overview           |                           | 1-1  |
|--------------------|---------------------------|------|
|                    |                           |      |
| Features           |                           | 1-2  |
| Block Diagram      |                           | 1-4  |
| Pin Assignments    |                           | 1-5  |
| •                  |                           |      |
| Pin Circuit Diagra | ıms                       | 1-9  |
|                    |                           |      |
| Chapter 2          | Address Spaces            |      |
| -                  | (ROM)                     |      |
|                    |                           |      |
| General-Pur        | pose Memory Areas         | 2-2  |
|                    | ess Area                  |      |
|                    | Reference Area            |      |
| • (                | AM)                       |      |
|                    |                           |      |
| •                  | gisters                   |      |
|                    |                           |      |
| Stack Point        | er (SP)                   | 2-1  |
| •                  | tions                     |      |
|                    | ons                       |      |
|                    | rrier (BSC) Buffer        |      |
| <u> </u>           | (PC)                      |      |
|                    | Nord (PSW)                |      |
| Interrupt Sta      | atus Flags (IS0, IS1)     | 2-1  |
| EMB Flag (         | EMB)                      | 2-1  |
| O (                | ERB)                      |      |
| Skip Conditi       | ion Flags (SC2, SC1, SC0) | 2-2  |
| Corn, Flog (       | C)                        | 2.20 |

| Chapter 3           | Addressing Modes               |      |
|---------------------|--------------------------------|------|
| Overview            |                                | 3-1  |
| EMB and ERB In      | itialization Values            | 3-3  |
| Enable Memory E     | Bank Settings                  | 3-4  |
| Select Bank Reg     | ister (SB)                     | 3-5  |
| Direct and Indirect | ct Addressing                  | 3-6  |
| 1-Bit Addressing.   |                                | 3-6  |
| 4-Bit Addressing.   |                                | 3-8  |
| 8-Bit Addressing.   |                                | 3-10 |
| I/O Map for Hardy   | ware Registerstions            | 4-1  |
| Chapter 5           | SAM47 Instruction Set          |      |
| Overview            |                                | 5-1  |
| Instruction Set Fe  | eatures                        | 5-1  |
| Symbols and Cor     | nventions                      | 5-6  |
| Opcode Definition   | ns                             | 5-7  |
| Calculating Addit   | ional Machine Cycles for Skips | 5-7  |
| High-Level Summ     | nary                           | 5-8  |

## Part II — Hardware Descriptions

**Oscillator Circuits** 

**Chapter 6** 

| Overview                                   |      |
|--------------------------------------------|------|
| Main System Oscillator Circuits            | 6-4  |
| Subsystem Oscillator Circuits              | 6-4  |
| Power Control Register (PCON)              | 6-5  |
| Instruction Cycle Times                    |      |
| System Clock Mode Register (SCMOD)         | 6-7  |
| Switching the CPU Clock                    |      |
| Clock Output Mode Register (CLMOD)         | 6-12 |
| Clock Output Circuit                       | 6-13 |
| Clock Output Procedure                     | 6-13 |
| Overview                                   |      |
| Chapter 8 Power-Down  Overview             | 8-1  |
| Idle Mode Timing Diagrams                  |      |
| Stop Mode Timing Diagrams                  |      |
| Port Pin Configuration for Power-Down Mode |      |
| Recommended Connections for Unused Pins    |      |

**RESET** 

**Chapter 9** 

## Chapter 10 I/O Ports

| Overview                                  | 10-1  |
|-------------------------------------------|-------|
| Port Mode Flags (PM FLAGS)                |       |
| Pull-Up Resistor Mode Register (PUMOD)    |       |
| ADC and Port Control Register (APCON)     |       |
| N-Channel Open-Drain Mode Register (PNE)  |       |
| Pin Addressing for Output Port 7-13       |       |
| Port 0 Circuit Diagram                    |       |
| Port 1 Circuit Diagram                    |       |
| Ports 2, 3 Circuit Diagram                |       |
| Port 4 Circuit Diagram                    |       |
| Port 5 Circuit Diagram                    |       |
| Port 6 Circuit Diagram                    | 10-12 |
|                                           |       |
| Chapter 11 Timers and Timer/Counter       |       |
| Chapter 11 Timers and Timer/Counter       |       |
| Overview                                  | 11-1  |
| Basic Timer (BT)                          |       |
| Overview                                  | 11-2  |
| Basic Timer Mode Register (BMOD)          | 11-4  |
| Basic Timer Counter (BCNT)                | 11-5  |
| Timer Output Enable Register (TOE)        | 11-5  |
| Basic Timer Operation Sequence            |       |
| Watchdog Timer Mode Register (WDMOD)      |       |
| Watchdog Timer Counter (WDCNT)            |       |
| Watchdog Timer Counter Clear Flag (WDTCF) |       |
| 8-Bit Timer/Counter (TC0)                 |       |
| Overview                                  |       |
| TC0 Function Summary                      |       |
| TC0 Component Summary                     |       |
| TC0 Programmable Timer/Counter Function   |       |
| TC0 Operation Sequence                    |       |
| TC0 Event Counter Function                |       |
| TC0 Clock Frequency Output                |       |
| TC0 Serial I/O Clock Generation           |       |
| TC0 External Input Signal Divider         |       |
| TC0 Mode Register (TMOD0)                 |       |
| TC0 Counter Register (TCNT0)              |       |
| TC0 Reference Register (TREF0)            |       |
| Watch Timer                               |       |
| Overview                                  |       |
| Watch Timer Mode Register (WMOD)          | 11-24 |

**LCD Controller/Driver** 

| Overview                              |                       | 12-1 |
|---------------------------------------|-----------------------|------|
|                                       | ım                    |      |
|                                       | s Area                |      |
|                                       | ter (LCON)            |      |
|                                       | er (LMOD)             |      |
| _                                     | Register (LPOT)       |      |
|                                       |                       |      |
|                                       | ing Resistors         |      |
|                                       | ignals                |      |
|                                       | ignals                |      |
|                                       | r (ADATA)             |      |
|                                       |                       |      |
|                                       | er (ADMOD)            |      |
| ADC and Port Control Register (APCON) |                       |      |
|                                       | Converter (DAC) Block |      |
|                                       | onverter (DAC) block  |      |
|                                       | escription            |      |
| Chapter 14                            | Serial I/O Interface  |      |
| •                                     |                       |      |
| Overview                              |                       | 14-1 |
| •                                     | quence                |      |
| Serial I/O Mode R                     | egister (SMOD)        | 14-3 |

## **Chapter 15** PLL Frequency Synthesizer

| Overview                                            | 15-1 |
|-----------------------------------------------------|------|
| PLL Frequency Synthesizer Function                  | 15-2 |
| PLL Data Register (PLLD)                            | 15-3 |
| Reference Frequency Generator                       | 15-4 |
| PLL Mode Register (PLMOD)                           | 15-5 |
| PLL Reference Frequency Selection Register (PLLREF) | 15-6 |
| Phase Detector, Charge Pump, and Unlock Detector    | 15-6 |
| Using the PLL Frequency Synthesizer                 | 15-8 |
|                                                     |      |

Chapter 12

# Table of Contents (Concluded)

| Chapter 16                                                                                   | Intermediate Frequency Counte  | r    |
|----------------------------------------------------------------------------------------------|--------------------------------|------|
| IFC Mode Register PLL Flag Register Gate Times IF Counter (IFC) Op Input Pin Configura       | (IFMOD) (PLLREG) Deration tion |      |
| Chapter 17                                                                                   | Electrical Data                |      |
|                                                                                              |                                |      |
| Chapter 18                                                                                   | Mechanical Data                |      |
| Overview                                                                                     |                                | 18-1 |
| Chapter 19                                                                                   | KS57P3316 OTP                  |      |
| Operating Mode Cl                                                                            | naracteristics                 | 19-3 |
| Chapter 20                                                                                   | Development Tools              |      |
| SHINE<br>SAMA Assen<br>SASM57<br>HEX2ROM<br>Target Boards<br>OTPs<br>TB573316A T<br>Idle LED | arget Board                    |      |

# **List of Figures**

| Figure<br>Number | Title                                 | Page<br>Numbe |
|------------------|---------------------------------------|---------------|
| 1-1              | S3C7335 Simplified Block Diagram      | 1-4           |
| 1-2              | S3C7335 80-QFP Pin Assignment         | 1-5           |
| 1-3              | Pin Circuit Type A                    | 1-9           |
| 1-4              | Pin Circuit Type A-2(EO)              | 1-9           |
| 1-5              | Pin Circuit Type A-4 (P1)             |               |
| 1-6              | Pin Circuit Type B (RESET)            | 1-9           |
| 1-7              | Pin Circuit Type B-4                  |               |
| 1-8              | Pin Circuit Type B-5(CE)              |               |
| 1-9              | Pin Circuit Type C                    | 1-10          |
| 1-10             | Pin Circuit Type D-2                  | 1-10          |
| 1-11             | Pin Circuit Type D-4                  | 1-10          |
| 1-12             | Pin Circuit Type D-7 (P6)             | 1-10          |
| 1-13             | Pin Circuit Type F-10 (P5)            | 1-11          |
| 1-14             | Pin Circuit Type H (COM0-COM3)        | 1-11          |
| 1-15             | Pin Circuit Type H-4                  | 1-11          |
| 1-16             | Pin Circuit Type H-28 (P7-P13)        | 1-11          |
| 2-1              | ROM Address Structure                 | 2-2           |
| 2-2              | Vector Address Structure              | 2-2           |
| 2-3              | Data Memory (RAM) Map                 | 2-5           |
| 2-4              | Working Register Map                  | 2-8           |
| 2-5              | Register Pair Configuration           | 2-9           |
| 2-6              | 1-Bit, 4-Bit, and 8-Bit Accumulator   | 2-10          |
| 2-7              | Push-Type Stack Operations            | 2-13          |
| 2-8              | Pop-Type Stack Operations             | 2-14          |
| 3-1              | RAM Address Structure                 | 3-2           |
| 3-2              | SMB and SRB Values in the SB Register | 3-5           |
| 4-1              | Register Description Format           | 4-7           |
| 6-1              | Clock Circuit Diagram                 | 6-3           |
| 6-2              | Crystal/Ceramic Oscillator            |               |
| 6-3              | External Oscillator                   |               |
| 6-4              | Crystal/Ceramic Oscillator            |               |
| 6-5              | External Oscillator                   | 6-4           |
| 6-6              | CLO Output Pin Circuit Diagram        | 6-13          |

# List of Figures (Continued)

| Figure | Title                                                | Page   |
|--------|------------------------------------------------------|--------|
| Number |                                                      | Number |
| 7-1    | Interrupt Execution Flowchart                        | 7-3    |
| 7-2    | Interrupt Control Circuit Diagram                    | 7-4    |
| 7-3    | Two-Level Interrupt Handling                         |        |
| 7-4    | Multi-Level Interrupt Handling                       |        |
| 7-5    | Circuit Diagram for INT0 and INT1 Pins               | 7-9    |
| 7-6    | Circuit Diagram for INT2                             | 7-11   |
| 8-1    | Timing When Idle Mode is Released by RESET           | 8-3    |
| 8-2    | Timing When Idle Mode is Released by an Interrupt    | 8-3    |
| 8-3    | Timing When Stop Mode is Released by RESET           | 8-4    |
| 8-4    | Timing When Stop Mode is Release by an Interrupt     | 8-4    |
| 8-5    | Timing When CE Low Mode is Release by CE rising edge | 8-4    |
| 9-1    | Reset Operation by RESET Pin                         | 9-2    |
| 9-2    | Reset Operation by CE Pin                            | 9-2    |
| 10-1   | Port 0 Circuit Diagram                               | 10-7   |
| 10-2   | Port 1 Circuit Diagram                               | 10-8   |
| 10-3   | Ports 2, 3 Circuit Diagram                           | 10-9   |
| 10-4   | Port 4 Circuit Diagram                               | 10-10  |
| 10-5   | Port 5 Circuit Diagram                               | 10-11  |
| 10-6   | Port 6 Circuit Diagram                               | 10-12  |
| 11-1   | Basic Timer Circuit Diagram                          | 11-3   |
| 11-2   | TC0 Circuit Diagram                                  | 11-11  |
| 11-3   | TC0 Timing Diagram                                   |        |
| 11-4   | Watch Timer Circuit Diagram                          | 11-23  |
| 12-1   | LCD Function Diagram                                 |        |
| 12-2   | LCD Circuit Diagram                                  |        |
| 12-3   | LCD Display Data RAM Organization                    |        |
| 12-4   | Voltage Dividing Resistor Circuit Diagrams           |        |
| 12-5   | LCD Signal Waveforms in Static Mode                  |        |
| 12-6   | LCD Connection Example in Static Mode                |        |
| 12-7   | LCD Signal Waveforms at 1/2 Duty, 1/2 Bias           |        |
| 12-8   | LCD Connection Example at 1/2 Duty, 1/2 Bias         |        |
| 12-9   | LCD Signal Waveforms at 1/3 Duty, 1/2 Bias           |        |
| 12-10  | LCD Signal Waveforms at 1/3 Duty, 1/3 Bias           |        |
| 12-11  | LCD Connection Example at 1/3 Duty, 1/3 Bias         |        |
| 12-12  | LCD Signal Waveforms at 1/4 Duty, 1/3 Bias           |        |
| 12-13  | LCD Connection Example at 1/4 Duty, 1/3 Bias         | 12-17  |

# List of Figures (Concluded)

| Figure<br>Number | Title                                                                                  | Page<br>Number |
|------------------|----------------------------------------------------------------------------------------|----------------|
| 13-1             | A/D Converter Circuit Diagram                                                          | 13-2           |
| 13-2             | A/D Converter Timing Diagram                                                           | 13-5           |
| 14-1             | Serial I/O Interface Circuit Diagram                                                   | 14-2           |
| 14-2             | SIO Timing in Transmit/Receive Mode                                                    | 14-4           |
| 14-3             | SIO Timing in Receive-Only Mode                                                        | 14-4           |
| 15-1             | Block Diagram of the PLL Frequency synthesizer                                         | 15-1           |
| 15-2             | PLL Register Configuration                                                             | 15-3           |
| 15-3             | Reference Frequency Generator                                                          | 15-4           |
| 16-1             | IF Counter Block Diagram                                                               | 16-1           |
| 16-2             | Gate Timing (1,4, or 8 ms)                                                             | 16-3           |
| 16-3             | Gate Timing (When Open)                                                                |                |
| 16-4             | Gate Timing (1-ms Error)                                                               |                |
| 16-5             | AMIF and FMIF Pin Configuration                                                        | 16-7           |
| 17-1             | Standard Operating Voltage Range                                                       | 17-11          |
| 17-2             | Stop Mode Release Timing When Initiated by RESET                                       | 17-12          |
| 17-3             | Stop Mode Release Timing When Initiated by an Interrupt Request                        | 17-12          |
| 17-4             | A.C. Timing Measurement Points (Except for $X_{IN}$ and $XT_{IN}$ )                    | 17-13          |
| 17-5             | Clock Timing Measurement at X <sub>IN</sub>                                            |                |
| 17-6             | Clock Timing Measurement at XT <sub>IN</sub>                                           | 17-13          |
| 17-7             | Input Timing for RESET Signal                                                          | 17-14          |
| 17-8             | Input Timing for External Interrupts and Quasi-Interrupts                              | 17-14          |
| 18-1             | 80-QFP-1420C Package Dimensions                                                        | 18-1           |
| 19-1             | KS57P3316 Pin Assignments (80-QFP)                                                     |                |
| 19-2             | Standard Operating Voltage Range                                                       | 19-12          |
| 19-3             | Stop Mode Release Timing When Initiated by RESET                                       |                |
| 19-4             | Stop Mode Release Timing When Initiated by an Interrupt Request                        |                |
| 19-5             | A.C. Timing Measurement Points (Except for $X_{IN}$ and $XT_{IN}$ )                    |                |
| 19-6             | Clock Timing Measurement at X <sub>IN</sub>                                            |                |
| 19-7             | Clock Timing Measurement at XT <sub>IN</sub>                                           |                |
| 19-8<br>19-9     | Input Timing for RESET SignalInput Timing for External Interrupts and Quasi-Interrupts |                |
| 13-3             | input riming for External interrupts and Quasi-Interrupts                              | 19-15          |
| 20-1             | SMDS Product Configuration (SMDS2+)                                                    |                |
| 20-2             | TB573316A Target Board Configuration                                                   |                |
| 20-3             | 40-Pin Connectors for TB573316A                                                        |                |
| 20-4             | TB573316A Adapter Cable for 80-QFP Package (S3C7335)                                   | 20-6           |

## **List of Tables**

| Table<br>Number | Title                                                  | Page<br>Number |
|-----------------|--------------------------------------------------------|----------------|
| 1-1             | S3C7335/P3316 Pin Descriptions                         | 1-6            |
| 2-1             | Program Memory Address Ranges                          | 2-1            |
| 2-2             | Data Memory Organization and Addressing                | 2-7            |
| 2-3             | Working Register Organization and Addressing           | 2-9            |
| 2-4             | BSC Register Organization                              | 2-15           |
| 2-5             | Program Status Word Bit Descriptions                   | 2-16           |
| 2-6             | Interrupt Status Flag Bit Settings                     | 2-17           |
| 2-7             | Valid Carry Flag Manipulation Instructions             | 2-20           |
| 3-1             | RAM Addressing Not Affected by the EMB Value           | 3-4            |
| 3-2             | 1-Bit Direct and Indirect RAM Addressing               | 3-6            |
| 3-3             | 4-Bit Direct and Indirect RAM Addressing               | 3-8            |
| 3-4             | 8-Bit Direct and Indirect RAM Addressing               | 3-10           |
| 4-1             | I/O Map for Memory Bank 15                             | 4-2            |
| 5-1             | Valid 1-Byte Instruction Combinations for REF Look-Ups | 5-2            |
| 5-2             | Bit Addressing Modes and Parameters                    | 5-4            |
| 5-3             | Skip Conditions for ADC and SBC Instructions           | 5-5            |
| 5-4             | Data Type Symbols                                      | 5-6            |
| 5-5             | Register Identifiers                                   | 5-6            |
| 5-6             | Instruction Operand Notation                           | 5-6            |
| 5-7             | Opcode Definitions (Direct)                            |                |
| 5-8             | Opcode Definitions (Indirect)                          |                |
| 5-9             | CPU Control Instructions - High-Level Summary          |                |
| 5-10            | Program Control Instructions - High-Level Summary      | 5-9            |
| 5-11            | Data Transfer Instructions - High-Level Summary        | 5-10           |
| 5-12            | Logic Instructions - High-Level Summary                |                |
| 5-13            | Arithmetic Instructions - High-Level Summary           |                |
| 5-14            | Bit Manipulation Instructions -High-Level Summary      |                |
| 5-15            | CPU Control Instructions - Binary Code Summary         |                |
| 5-16            | Program Control Instructions - Binary Code Summary     |                |
| 5-17            | Data Transfer Instructions - Binary Code Summary       |                |
| 5-18            | Logic Instructions - Binary Code Summary               |                |
| 5-19            | Arithmetic Instructions - Binary Code Summary          |                |
| 5-20            | Bit Manipulation Instructions - Binary Code Summary    | 5-20           |

# List of Tables (Continued)

| Table  | Title                                                           | Page   |
|--------|-----------------------------------------------------------------|--------|
| Number |                                                                 | Number |
| 6-1    | Power Control Register (PCON) Organization                      |        |
| 6-2    | Instruction Cycle Times for CPU Clock Rates                     | 6-6    |
| 6-3    | System Clock Mode Register (SCMOD) Organization                 | 6-7    |
| 6-4    | Main or Sub Oscillation Stop Mode                               | 6-8    |
| 6-5    | System Operating Mode Comparison                                | 6-9    |
| 6-6    | Elapsed Machine Cycles During CPU Clock Switch                  |        |
| 6-7    | Clock Output Mode Register (CLMOD) Organization                 |        |
| 7-1    | Interrupt Types and Corresponding Port Pin(s)                   | 7-1    |
| 7-2    | IS1 and IS0 Bit Manipulation for Multi-Level Interrupt Handling | 7-6    |
| 7-3    | Standard Interrupt Priorities                                   | 7-7    |
| 7-4    | Interrupt Priority Register Settings                            | 7-7    |
| 7-5    | IMODO, 1 and 2 Register Organization                            |        |
| 7-6    | IMOD2 Register Bit Settings                                     |        |
| 7-7    | Interrupt Enable and Interrupt Request Flag Addresses           |        |
| 7-8    | Interrupt Request Flag Conditions and Priorities                |        |
| 8-1    | Hardware Operation During Power-Down Modes                      | 8-2    |
| 8-2    | Unused Pin Connections for Reducing Power Consumption           |        |
| 9-1    | Hardware Register Values After a System Reset                   | 9-3    |
| 10-1   | I/O Port Overview                                               | 10-2   |
| 10-2   | Port Pin Status During Instruction Execution                    | 10-2   |
| 10-3   | Port Mode Group Flags                                           | 10-3   |
| 10-4   | Pull-Up Resistor Mode Register (PUMOD) Organization             | 10-4   |
| 10-5   | N-Channel Open Drain Mode Register (PNE) Setting                |        |
| 10-6   | LPOT Setting for Port 7-13 Output Control                       |        |
| 11-1   | Basic Timer Register Overview                                   | 11-3   |
| 11-2   | Basic Timer Mode Register (BMOD) Organization                   | 11-4   |
| 11-3   | Watchdog Timer Interval Time                                    | 11-7   |
| 11-4   | TC0 Register Overview                                           | 11-11  |
| 11-5   | TMOD0 Setting for TCL0 Edge Detection                           | 11-13  |
| 11-6   | Timer 0 Mode Register Organization                              |        |
| 11-7   | TMOD0.6,TMOD0.5 and TMOD0.4 Bit Settings                        |        |
| 11-8   | Watch Timer Mode Register (WMOD) Organization                   |        |
| 12-1   | Common Signal Pins Used per Duty Cycle                          | 12-3   |
| 12-2   | LCD Control Register (LCON) Organization                        | 12-4   |
| 12-3   | LCON.0 and LMOD.3 Bit Settings                                  |        |
| 12-4   | LCD Mode Register (LMOD) Organization                           |        |
| 12-5   | LCD Clock Signal (LCDCK) and Frame Frequency                    |        |
| 12-6   | LCD Port Control Register Setting                               |        |
| 12-7   | LCD Drive Voltage Values                                        |        |

## List of Tables (Concluded)

| Table<br>Number | Title                                          | Page<br>Number |
|-----------------|------------------------------------------------|----------------|
| 13-1            | A/D Converter Component Overview               | 13-2           |
| 13-2            | A/D Converter Mode Register Settings           | 13-3           |
| 13-3            | A/D Converter Control Flag Settings            | 13-4           |
| 14-1            | SIO Mode Register (SMOD) Organization          | 14-3           |
| 15-1            | PLMOD Organization                             | 15-5           |
| 15-2            | PLLREF Register Organization                   | 15-6           |
| 16-1            | IFMOD Organization                             | 16-2           |
| 16-2            | IF Counter Frequency Characteristics           | 16-6           |
| 17-1            | Absolute Maximum Ratings                       |                |
| 17-2            | D.C. Electrical Characteristics                |                |
| 17-3            | Main System Clock Oscillator Characteristics   |                |
| 17-4            | Subsystem Clock Oscillator Characteristics     |                |
| 17-5            | Input/Output Capacitance                       |                |
| 17-6            | A.C. Electrical Characteristics                |                |
| 17-7            | RAM Data Retention Supply Voltage in Stop Mode | 17-11          |
| 19-1            | Pin Descriptions Used to Read/Write the EPROM  |                |
| 19-2            | Comparison of KS57P3316 and S3C7335 Features   | 19-3           |
| 19-3            | Operating Mode Selection Criteria              | 19-3           |
| 19-4            | D.C. Electrical Characteristics                | 19-4           |
| 19-5            | Main System Clock Oscillator Characteristics   | 19-7           |
| 19-6            | Subsystem Clock Oscillator Characteristics     | 19-8           |
| 19-7            | Input/Output Capacitance                       | 19-9           |
| 19-8            | A.C. Electrical Characteristics                | 19-9           |
| 19-9            | RAM Data Retention Supply Voltage in Stop Mode | 19-12          |
| 20-1            | Power Selection Settings for TB573316A         | 20-4           |
| 20-2            | Pin Selection Settings for TB573316A           | 20-4           |
| 20-3            | Sub-clock Selection Settings for TB573316A     | 20-5           |

# **List of Programming Tips**

| Description                                                   | Page<br>Number |
|---------------------------------------------------------------|----------------|
| Chapter 2: Address Spaces                                     |                |
|                                                               |                |
| Defining Vectored Interrupts.                                 |                |
| Using the REF Look-Up Table                                   |                |
| Clearing Data Memory Banks 0 and 1                            |                |
| Initializing the Stack Pointer                                |                |
| Using the BSC Register to Output 16-Bit Data                  |                |
| Setting ISx Flags for Interrupt Processing                    |                |
| Using the EMB Flag to Select Memory Banks                     |                |
| Using the ERB Flag to Select Register Banks                   |                |
| Using the Carry Flag as a 1-Bit Accumulator                   |                |
| Chapter 3: Addressing Modes                                   |                |
| Initializing the EMB and ERB Flags                            | 3-3            |
| 1-Bit Addressing Modes                                        |                |
| 4-Bit Addressing Modes                                        |                |
| 8-Bit Addressing Modes                                        |                |
| Chapter 5: SAM47 Instruction Set                              |                |
| Example of the Instruction Redundancy Effect                  | 5-3            |
| Chapter 6: Oscillator Circuits                                |                |
| Setting the CPU Clock                                         | 6-6            |
| Switching Between Main System and Subsystem Clock             |                |
| CPU Clock Output to the CLO Pin                               |                |
| Chapter 7: Interrupts                                         |                |
| Setting the INT Interrupt Priority                            | 7-8            |
| Using the INT2 as Key Input Interrupt                         |                |
| Setting the INT Interrupt Priority                            |                |
| Chapter 8: Power Down                                         |                |
| Reducing Power Consumption for Key Input Interrupt Processing | 8-5            |

# List of Programming Tips (Concluded)

| Description                                                                                                                                                                                                        | Page<br>Number                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Chapter 10: I/O Ports                                                                                                                                                                                              |                                 |
| Configuring I/O Ports to Input or Output  Enabling and Disabling I/O Port Pull-Up Resistors                                                                                                                        |                                 |
| Chapter 11: Timers                                                                                                                                                                                                 |                                 |
| Using the Basic Timer Using the Watchdog Timer TC0 Signal Output to the TCLO0 Pin External TCL0 Clock Output to the TCLO0 Pin Restarting TC0 Counting Operation Setting a TC0 Timer Interval Using the Watch Timer | 11-8<br>11-14<br>11-15<br>11-17 |
| Chapter 13: A/D Converter                                                                                                                                                                                          |                                 |
| Configuring A/D Converter Input Pins                                                                                                                                                                               | 13-6                            |
| Chapter 14: Serial I/O Interface                                                                                                                                                                                   |                                 |
| Setting Transmit/Receive Modes for Serial I/O                                                                                                                                                                      | 14-5                            |
| Chapter 16: Intermediate Frequency Counter                                                                                                                                                                         |                                 |
| Counting the Frequency at the FMIF pin (8-ms Gate Time)                                                                                                                                                            | 16-7                            |

# **List of Register Descriptions**

| Register<br>Identifier | Full Register Name                        | Page<br>Number |
|------------------------|-------------------------------------------|----------------|
| ADMOD                  | ADC Mode Register                         | 4-8            |
| AFLAG                  | ADC FLAG Register                         | 4-9            |
| APCON                  | ADC and Port Control Register             | 4-10           |
| BMOD                   | Basic Timer Mode Register                 | 4-11           |
| CLMOD                  | Clock Output Mode Register                | 4-12           |
| IE0, 1, IRQ0, 1        | INT0, 1 Interrupt Enable/Request Flags    | 4-13           |
| IE2, IRQ2              | INT2 Interrupt Enable/Request Flags       | 4-14           |
| IE4, IRQ4              | INT4 Interrupt Enable/Request Flags       | 4-15           |
| IEB, IRQB              | INTB Interrupt Enable/Request Flags       | 4-15           |
| IECE, IRQCE            | INTCE Interrupt Enable/Request Flags      | 4-16           |
| IEIF, IRQIF            | INTIF Interrupt Enable/Request Flags      | 4-16           |
| IES, IRQS              | INTS Interrupt Enable/Request Flags       | 4-17           |
| IET0, IRQT0            | INTT0 Interrupt Enable/Request Flags      | 4-18           |
| IEW, IRQW              | INTW Interrupt Enable/Request Flags       | 4-19           |
| IFMOD                  | IF Counter Mode Register                  | 4-20           |
| IMOD0                  | External Interrupt 0 (INT0) Mode Register | 4-21           |
| IMOD1                  | External Interrupt 1 (INT1) Mode Register | 4-22           |
| IMOD2                  | External Interrupt 2 (INT2) Mode Register | 4-23           |
| IPR                    | Interrupt Priority Register               | 4-24           |
| LCON                   | LCD Output Control Register               | 4-25           |
| LMOD                   | LCD Mode Control Register                 | 4-26           |
| LPOT                   | LCD Port Control Register                 | 4-27           |
| PCON                   | Power Control Register                    | 4-28           |

# **List of Register Descriptions**

| Register<br>Identifier | Full Register Name                                 | Page<br>Number |
|------------------------|----------------------------------------------------|----------------|
| PLLREF                 | PLL Reference Frequency Selection Register         | 4-29           |
| PLLREG                 | PLL Status Register                                | 4-30           |
| PLMOD                  | PLL Mode Register                                  | 4-31           |
| PMG0                   | Port I/O Mode Control Register (Port 0)            | 4-32           |
| PMG1                   | Port I/O Mode Control Register (Port 2 and Port 3) | 4-33           |
| PMG2                   | Port I/O Mode Control Register (Port 4 and Port 5) | 4-34           |
| PMG3                   | Port I/O Mode Control Register (Port 6)            | 4-35           |
| PNE                    | Port Open-drain Enable Register                    | 4-36           |
| POFR                   | Power On Flag Register                             | 4-37           |
| PSW                    | Program Status Word                                | 4-38           |
| PUMOD                  | Pull-up Resistor Mode Register                     | 4-39           |
| SCMOD                  | System Clock Mode Control Register                 | 4-40           |
| SMOD                   | Serial I/O Mode Register                           | 4-41           |
| TMOD0                  | Timer 0 Mode Register                              | 4-42           |
| TOE                    | Timer Output Enable Register                       | 4-43           |
| WDFLAG                 | Watchdog Timer Counter Clear Flag Register         | 4-44           |
| WDMOD                  | Watchdog Timer Mode Register                       | 4-45           |
| WMOD                   | Watch Timer Mode Register                          | 4-46           |

# **List of Instruction Descriptions**

| Instruction<br>Mnemonic | Full Instruction Name                | Page<br>Number |
|-------------------------|--------------------------------------|----------------|
| ADC                     | Add With Carry                       | 5-24           |
| ADS                     | Add And Skip On Overflow             | 5-26           |
| ADS                     | Add And Skip On Overflow             | 5-27           |
| AND                     | Logical And                          | 5-28           |
| BAND                    | Bit Logical And                      | 5-29           |
| BAND                    | Bit Logical And                      | 5-30           |
| BITR                    | Bit Reset                            | 5-31           |
| BITR                    | Bit Reset                            | 5-32           |
| BITS                    | Bit Set                              | 5-33           |
| BITS                    | Bit Set                              | 5-34           |
| BOR                     | Bit Logical OR                       | 5-35           |
| BOR                     | Bit Logical OR                       | 5-36           |
| BTSF                    | Bit Test and Skip on False           | 5-37           |
| BTSF                    | Bit Test and Skip on False           | 5-38           |
| BTST                    | Bit Test and Skip on True            | 5-39           |
| BTST                    | Bit Test and Skip on True            | 5-40           |
| BTSTZ                   | Bit Test and Skip on True; Clear Bit | 5-41           |
| BTSTZ                   | Bit Test and Skip on True; Clear Bit | 5-42           |
| BXOR                    | Bit Exclusive OR                     | 5-43           |
| BXOR                    | Bit Exclusive OR                     | 5-44           |
| CALL                    | Call Procedure                       | 5-45           |
| CALLS                   | Call Procedure (Short)               | 5-46           |
| CCF                     | Complement Carry Flag                | 5-47           |
| СОМ                     | Complement Accumulator               | 5-48           |
| CPSE                    | Compare and Skip if Equal            | 5-49           |
| DECS                    | Decrement and Skip on Borrow         | 5-50           |
| DI                      | Disable Interrupts                   | 5-51           |
| EI                      | Enable Interrupts                    | 5-52           |
| IDLE                    | Idle Operation                       | 5-53           |
| INCS                    | Increment and Skip on Carry          | 5-54           |
| IRET                    | Return From Interrupt                | 5-55           |
| .JP                     | Jump                                 | 5-56           |

| JPS | Jump (Short)               | 5-57 |
|-----|----------------------------|------|
| JR  | Jump Relative (Very Short) | 5-58 |

# List of Instruction Descriptions (Continued)

| Instruction<br>Mnemonic | Full Instruction Name                  | Page<br>Number |
|-------------------------|----------------------------------------|----------------|
| JR                      | Jump Relative (Very Short)             | 5-59           |
| LD                      | Load                                   | 5-60           |
| LD                      | Load                                   | 5-61           |
| LD                      | Load                                   | 5-62           |
| LD                      | Load                                   | 5-63           |
| LDB                     | Load Bit                               | 5-64           |
| LDB                     | Load Bit                               | 5-65           |
| LDC                     | Load Code Byte                         | 5-66           |
| LDC                     | Load Code Byte                         | 5-67           |
| LDD                     | Load Data Memory and Decrement         | 5-68           |
| NOP<br>OR               | No OperationLogical OR                 |                |
| POP                     | Pop From Stack                         | 5-72           |
| PUSH                    | Push Onto Stack                        | 5-73           |
| RCF                     | Reset Carry Flag                       | 5-74           |
| REF                     | Reference Instruction                  | 5-75           |
| REF                     | Reference Instruction                  | 5-76           |
| REF                     | Reference Instruction                  | 5-77           |
| RET                     | Return From Subroutine                 | 5-78           |
| RRC                     | Rotate Accumulator Right Through Carry | 5-79           |
| SBC                     | Subtract With Carry                    | 5-80           |
| SBC                     | Subtract With Carry                    | 5-81           |
| SBS                     | Subtract                               | 5-82           |
| SCF                     | Set Carry Flag                         | 5-83           |
| SMB                     | Select Memory Bank                     | 5-84           |
| SRB                     | Select Register Bank                   | 5-85           |
| SRET                    | Return From Subroutine and Skip        | 5-86           |
| STOP                    | Stop Operation                         | 5-87           |
| VENT                    | Load EMB, ERB, and Vector Address      | 5-88           |
| VENT                    | Load EMB, ERB, and Vector Address      | 5-89           |
| XCH                     | Exchange A or EA with Nibble or Byte   | 5-90           |
| XCHD                    | Exchange and Decrement                 | 5-91           |

| XCHI | Exchange and Increment | 5-92 |
|------|------------------------|------|
| XOR  | Logical Exclusive OR   | 5-93 |

S3C7335/P7335 PRODUCT OVERVIEW

1

### **PRODUCT OVERVIEW**

#### **OVERVIEW**

The S3C7335 single-chip CMOS microcontroller has been designed for high performance using Samsung's newest 4-bit CPU core, SAM47 (Samsung Arrangeable Microcontrollers).

With features such as LCD direct drive capability, 4-channel A/D converter, 8-bit timer/counter, watch timer and PLL frequency synthesizer, it offers you an excellent design solution for a wide variety of applications that require LCD functions and audio applications.

Up to 56 pins of the 80-pin QFP package, it can be dedicated to I/O. Eight vectored interrupts provide fast response to internal and external events. In addition, the S3C7335's advanced CMOS technology provides for low power consumption and a wide operating voltage range.

#### **OTP**

The S3C7335 microcontroller is also available in OTP (One Time Programmable) version, S3P7335. The S3P7335 6 microcontroller has an on-chip 16-Kbyte one-time-programmable EPROM instead of masked ROM. The S3P7335 6 is comparable to S3C7335, both in function and in pin configuration.

PRODUCT OVERVIEW S3C7335/P7335

#### **FEATURES**

#### Memory

- 512-nibble RAM
- 16K-byte ROM

#### I/O Pins

- Input only: 4 pins
- Output only: 28 pins
- I/O: 24 pins

#### LCD Controller/Driver

- Maximum 14-digit LCD direct drive capability
- 28 segment x 4 common signals
- Display modes: Static, 1/2 duty (1/2 bias)
   1/3 duty (1/2 or 1/3 bias), 1/4 duty (1/3 bias)

#### **8-Bit Basic Timer**

- Programmable interval timer functions
- Watch-dog timer function

#### 8-Bit Timer/Counter

- Programmable 8-bit timer
- · External event counter
- Arbitrary clock frequency output
- External clock signal divider
- Serial I/O interface clock generator

#### **Watch Timer**

- Time interval generation : 0.5 s, 3.9 ms at 32.768 kHz
- Frequency outputs to BUZ pin
- Clock source generation for LCD

#### 8-Bit Serial I/O Interface

- 8-bit transmit/receive mode
- 8-bit receive mode
- Data direction selectable (LSB-first or MSB-first)
- Internal or external clock source

#### A/D Converter

4-channels with 8-bit resolution

#### **Bit Sequential Carrier Buffer**

• Support 16-bit serial data transfer in arbitrary format

#### **PLL Frequency Synthesizer**

- Level = 300 mVp-p (min)
- AMVCO range = 0.5 MHz to 30 MHz
- FMVCO range = 30 MHz to 150 MHz

#### 16-Bit Intermediate Frequency (IF) Counter

- Level = 300 mVp-p (min)
- AMIF range = 100 kHz to 1 MHz
- FMIF range = 5 MHz to 15 MHz



#### **FEATURES (Continued)**

#### Interrupts

- Four internal vectored interrupts
- Four external vectored interrupts
- Two quasi-interrupts

#### Memory-Mapped I/O Structure

Data memory bank 15

#### **Three Power-Down Modes**

- Idle: Only CPU clock stops
- Stop1: Main system or subsystem clock stops
- Stop2: Main system and subsystem clock stop
- CE low: PLL and IFC stop

#### **Oscillation Sources**

- Crystal or ceramic oscillator for main system clock
- Crystal for subsystem clock
- Main system clock frequency: 4.5 MHz (Typ)
- Subsystem clock frequency: 32.768 kHz (Typ)
- CPU clock divider circuit (by 4, 8, or 64)

#### **Instruction Execution Times**

- 0.9, 1.8, 14.2 μs at 4.5 MHz
- 122 μs at 32.768 kHz (subsystem)

#### **Operating Temperature**

− 25 °C to 85 °C

#### **Operating Voltage Range**

- 1.8 V to 5.5 V at 3MHz
- PLL/IFC operation: 2.5V to 3.5V or 4.0V to 5.5V

#### **Package Type**

• 80-pin QFP



PRODUCT OVERVIEW S3C7335/P7335

#### **BLOCK DIAGRAM**



Figure 1-1. S3C7335 Simplified Block Diagram

#### **PIN ASSIGNMENTS**



Figure 1-2. S3C7335 80-QFP Pin Assignment

PRODUCT OVERVIEW S3C7335/P7335

## **PIN DESCRIPTIONS**

Table 1-1. S3C7335 Pin Descriptions

| Pin Name                         | Pin<br>Type | Description                                                                                                                                                                            | Number               | Share<br>Pin                     | Reset<br>Value | Circuit<br>Type          |
|----------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------|----------------|--------------------------|
| P0.0<br>P0.1<br>P0.2<br>P0.3     | I/O         | 4-bit I/O port. 1-bit or 4-bit read, write, and test are possible. Pull-up resistors can be configured by software.                                                                    | 72<br>73<br>74<br>75 | BTCO<br>TCLO0<br>TCL0<br>BUZ     | Input          | D-2<br>D-2<br>D-4<br>D-2 |
| P1.0<br>P1.1<br>P1.2<br>P1.3     | I           | 4-bit input port. 1-bit or 4-bit read and test are possible. Pull-up resistors can be configured by software.                                                                          | 76<br>77<br>78<br>79 | INTO<br>INT1<br>INT2<br>INT4     | Input          | A-4                      |
| P2.0-P2.3<br>P3.0-P3.3           | I/O         | 4-bit I/O ports. 1-bit, 4-bit or 8-bit read, write and test are possible. Pull-up resistors can be configured by software. Ports 2 and 3 can be paired to support 8-bit data transfer. | 56-59<br>68-71       | ı                                | Input          | D-2                      |
| P4.0<br>P4.1<br>P4.2<br>P4.3     | I/O         | 4-bit I/O ports. 1-bit, 4-bit or 8-bit read, write and test are possible. Pull-up resistors can be configured by software.                                                             | 80<br>1<br>2<br>3    | SCK<br>SO<br>SI<br>CLO           | Input          | D-4<br>D-2<br>D-4<br>D-2 |
| P5.0<br>P5.1<br>P5.2<br>P5.3     | I/O         | Ports 4 and 5 can be paired to support 8-bit data transfer.                                                                                                                            | 4<br>5<br>6<br>7     | ADC0<br>ADC1<br>ADC2<br>ADC3     | Input          | F-10                     |
| P6.0<br>P6.1<br>P6.2<br>P6.3     | I/O         | 4-bit I/O port. 1-bit, 4-bit or 8-bit read, write and test are possible. Pull-up resistors can be configured by software.                                                              | 8<br>9<br>10<br>11   | KS0<br>KS1<br>KS2<br>KS3         | Input          | D-7                      |
| P7.0<br>P7.1<br>P7.2<br>P7.3     | 0           | 1-bit or 4-bit output port. Alternatively used for LCD segment output.                                                                                                                 | 28<br>29<br>30<br>31 | SEG0<br>SEG1<br>SEG2<br>SEG3     | Output         | H-28                     |
| P8.0<br>P8.1<br>P8.2<br>P8.3     | 0           | 1-bit or 4-bit output port. Alternatively used for LCD segment output.                                                                                                                 | 32<br>33<br>34<br>35 | SEG4<br>SEG5<br>SEG6<br>SEG7     | Output         | H-28                     |
| P9.0<br>P9.1<br>P9.2<br>P9.3     | 0           | 1-bit or 4-bit output port. Alternatively used for LCD segment output.                                                                                                                 | 36<br>37<br>38<br>39 | SEG8<br>SEG9<br>SEG10<br>SEG11   | Output         | H-28                     |
| P10.0<br>P10.1<br>P10.2<br>P10.3 | 0           | 1-bit or 4-bit output port. Alternatively used for LCD segment output.                                                                                                                 | 40<br>41<br>42<br>43 | SEG12<br>SEG13<br>SEG14<br>SEG15 | Output         | H-28                     |



Table 1-1. S3C7335 Pin Descriptions (Continued)

| Pin Name                                                 | Pin<br>Type | Description                                                                                                                                                               | Number               | Share<br>Pin                     | Reset<br>Value | Circuit<br>Type |
|----------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------|----------------|-----------------|
| P11.0<br>P11.1<br>P11.2<br>P11.3                         | 0           | 1-bit or 4-bit output port. Alternatively used for LCD segment output.                                                                                                    | 44<br>45<br>46<br>47 | SEG16<br>SEG17<br>SEG18<br>SEG19 | Output         | H-28            |
| P12.0<br>P12.1<br>P12.2<br>P12.3                         | Ο           | 1-bit or 4-bit output port. Alternatively used for LCD segment output.                                                                                                    | 48<br>49<br>50<br>51 | SEG20<br>SEG21<br>SEG22<br>SEG23 | Output         | H-28            |
| P13.0<br>P13.1<br>P13.2<br>P13.3                         | Ο           | 1-bit or 4-bit output port. Alternatively used for LCD segment output.                                                                                                    | 52<br>53<br>54<br>55 | SEG24<br>SEG25<br>SEG26<br>SEG27 | Output         | H-28            |
| COM0-<br>COM3                                            | 0           | Common signal output for LCD display                                                                                                                                      | 24-27                | _                                | Output         | Н               |
| BIAS                                                     | I           | LCD power control                                                                                                                                                         | 20                   | _                                | Input          | _               |
| V <sub>LC0</sub><br>V <sub>LC1</sub><br>V <sub>LC2</sub> | ı           | LCD power supply.  Voltage dividing resistors are assignable by software                                                                                                  | 21<br>22<br>23       | _                                | Input          | -               |
| $V_{DD0}$                                                | _           | Main power supply                                                                                                                                                         | 12                   | _                                | 1              | -               |
| V <sub>SS0</sub>                                         | _           | Main Ground                                                                                                                                                               | 13                   | _                                | 1              | _               |
| RESET                                                    | I           | System reset pin                                                                                                                                                          | 19                   | _                                | Input          | В               |
| X <sub>OUT</sub>                                         | _           | Crystal, or ceramic oscillator pin for main system clock. (For external clock input, use $X_{\text{IN}}$ and input $X_{\text{IN}}$ 's reverse phase to $X_{\text{OUT}}$ ) | 14<br>15             | -                                | _              | -               |
| XT <sub>OUT</sub><br>XT <sub>IN</sub>                    | -           | Crystal oscillator pin for subsystem clock. (For external clock input, use XT <sub>IN</sub> and input XT <sub>IN</sub> 's reverse phase to XT <sub>OUT</sub> )            | 18<br>17             | _                                | -              | -               |
| TEST                                                     | I           | Test signal input (must be connected to V <sub>SS</sub> for normal operation)                                                                                             | 16                   | -                                |                | -               |
| CE                                                       | I           | Input pin for checking device power.  Normal operation is high level and PLL/IFC operation is stopped at low level.                                                       | 67                   | _                                | Input          | B-5             |
| VCOFM<br>VCOAM                                           | I           | External VCOFM/AM signal inputs.                                                                                                                                          | 60<br>61             | -                                | Input          | B-4             |
| EO                                                       | 0           | PLL's phase error output                                                                                                                                                  | 66                   | _                                | Output         | A-2             |
| FMIF<br>AMIF                                             | I           | FM/AM intermediate frequency signal inputs.                                                                                                                               | 64<br>63             | Input                            | _              | B-4             |
| V <sub>DD1</sub>                                         | _           | PLL/IFC power supply                                                                                                                                                      | 65                   | _                                | _              | _               |
| V <sub>SS1</sub>                                         | _           | PLL/IFC ground                                                                                                                                                            | 62                   | _                                | _              | _               |

PRODUCT OVERVIEW S3C7335/P7335

Table 1-1. S3C7335 Pin Descriptions (Concluded)

| Pin Name       | Pin<br>Type | Description                                                                                                            | Number   | Share<br>Pin  | Reset<br>Value | Circuit<br>Type |
|----------------|-------------|------------------------------------------------------------------------------------------------------------------------|----------|---------------|----------------|-----------------|
| BTCO           | I/O         | Basic timer overflow output signal                                                                                     | 72       | P0.0          | Input          | D-2             |
| TCLO0          | I/O         | Timer/counter 0 clock output signal                                                                                    | 73       | P0.1          | Input          | D-2             |
| TCL0           | I/O         | External clock input for timer/counter 0                                                                               | 74       | P0.2          | Input          | D-4             |
| BUZ            | I/O         | 2,4,8 or 16 kHz frequency output for buzzer sound for 4.19 MHz main system clock or 32.768 kHz subsystem clock         | 75       | P0.3          | Input          | D-2             |
| INTO<br>INT1   | I           | External interrupt. The triggering edges (rising/falling) are selectable. Only INT0 is synchronized with system clock. | 76<br>77 | P1.0<br>P1.1  | Input          | A-4             |
| INT2           | 1           | Quasi-interrupt with detection of rising edge signal.                                                                  | 78       | P1.2          |                |                 |
| INT4           | I           | External interrupt input with detection of rising or falling edges.                                                    | 79       | P1.3          |                |                 |
| SCK            | I/O         | SIO interface clock signal                                                                                             | 80       | P4.0          | Input          | D-4             |
| SI             | I/O         | SIO interface data input signal                                                                                        | 1        | P4.2          |                |                 |
| SO             | I/O         | SIO interface data output signal                                                                                       | 2        | P4.1          |                |                 |
| CLO            | I/O         | CPU clock output                                                                                                       | 3        | P4.3          |                |                 |
| KS0-KS3        | I/O         | Quasi-interrupt input with falling edge detection                                                                      | 8-11     | P6.0-<br>P6.3 | Input          | D-7             |
| ADC0-<br>ADC3  | I/O         | ADC input ports.                                                                                                       | 4-7      | P5.0-<br>P5.3 | Input          | F-10            |
| SEG0-<br>SEG3  | 0           | LCD segment signal output.                                                                                             | 28-31    | P7.0-<br>P7.3 | Output         | H-28            |
| SEG4-<br>SEG27 | 0           | LCD segment signal output.                                                                                             | 32-55    | P8-P13        | Output         | H-28            |

#### **PIN CIRCUIT DIAGRAMS**



Figure 1-3. Pin Circuit Type A



Figure 1-4. Pin Circuit Type A-2(EO)



Figure 1-5. Pin Circuit Type A-4 (P1)



Figure 1-6. Pin Circuit Type B (RESET)



Figure 1-7. Pin Circuit Type B-4



Figure 1-8. Pin Circuit Type B-5(CE)

PRODUCT OVERVIEW S3C7335/P7335



Figure 1-9. Pin Circuit Type C



Figure 1-11. Pin Circuit Type D-4



Figure 1-10. Pin Circuit Type D-2



Figure 1-12. Pin Circuit Type D-7 (P6)



Figure1-13. Pin Circuit Type F-10 (P5)



Figure 1-15. Pin Circuit Type H-4



Figure 1-14. Pin Circuit Type H (COM0-COM3)



Figure 1-16. Pin Circuit Type H-28 (P7-P13)



PRODUCT OVERVIEW S3C7335/P7335

## **NOTES**



# 2 ADDRESS SPACES

#### **PROGRAM MEMORY (ROM)**

#### **OVERVIEW**

ROM maps for KS57C3316 devices are mask programmable at the factory. KS57C3316 has  $16K \times 8$ -bit program memory. In its standard configuration, the device's  $16K \times 8$ -bit program memory has four areas that are directly addressable by the program counter (PC):

- 16-byte area for vector addresses
- 16-byte general-purpose area
- 96-byte instruction reference area
- 16,256-byte general-purpose area

#### **General-Purpose Program Memory**

Two program memory areas are allocated for general-purpose use: One area is 16 bytes in size and the other is 16,256 bytes.

#### **Vector Addresses**

A 16-byte vector address area is used to store the vector addresses required to execute system resets and interrupts. Start addresses for interrupt service routines are stored in this area, along with the values of the enable memory bank (EMB) and enable register bank (ERB) flags that are used to set their initial value for the corresponding service routines. The 16-byte area can be used alternately as general-purpose ROM.

#### **REF Instructions**

Locations 0020H-007FH are used as a reference area (look-up table) for 1-byte REF instructions. The REF instruction reduces the byte size of instruction operands. REF can reference one 2-byte instruction, two 1-byte instructions, and 3-byte instructions which are stored in the look-up table. Unused look-up table addresses can be used as general-purpose ROM.

**Table 2-1. Program Memory Address Ranges** 

| ROM Area Function                  | Address Ranges | Area Size (in Bytes) |
|------------------------------------|----------------|----------------------|
| Vector address area                | 0000H-000FH    | 16                   |
| General-purpose program memory     | 0010H-001FH    | 16                   |
| REF instruction look-up table area | 0020H-007FH    | 96                   |
| General-purpose program memory     | 0080H-3FFFH    | 16,256               |



#### **GENERAL-PURPOSE MEMORY AREAS**

The 16-byte area at ROM locations 0010H–001FH and the 16,256-byte area at ROM locations 0080H-3FFFH are used as general-purpose program memory. Unused locations in the vector address area and REF instruction look-up table areas can be used as general-purpose program memory. However, care must be taken not to overwrite live data when writing programs that use special-purpose areas of the ROM.

#### **VECTOR ADDRESS AREA**

The 16-byte vector address area of the ROM is used to store the vector addresses for executing system resets and interrupts. The starting addresses of interrupt service routines are stored in this area, along with the enable memory bank (EMB) and enable register bank (ERB) flag values that are needed to initialize the service routines. 16-byte vector addresses are organized as follows:

| EMB | ERB | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 |
|-----|-----|------|------|------|------|-----|-----|
| PC7 | PC6 | PC5  | PC4  | PC3  | PC2  | PC1 | PC0 |

To set up the vector address area for specific programs, use the instruction VENTn. The programming tips on the next page explain how to do this.



Figure 2-1. ROM Address Structure



Figure 2-2. Vector Address Structure



# PROGRAMMING TIP — Defining Vectored Interrupts

The following examples show you several ways you can define the vectored interrupt and instruction reference areas in program memory:

1. When all vector interrupts are used:

```
ORG
              0000H
VENT0
                                           ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address
              1,0,RESET
VENT1
              0,0,INTB
                                            ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address
VENT2
              0,0,INT0
                                            ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT0 address
                                            ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address
VENT3
              0.0.INT1
VENT4
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address
              0,0,INTS
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT0 address
VENT5
              0,0,INTT0
                                            ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTCE address
VENT6
              0.0.INTCE
VENT7
              0.0.INTIF
                                            ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTIF address
```

2. When a specific vectored interrupt such as INT0, and INTT0 is not used, the unused vector interrupt locations must be skipped with the assembly instruction ORG so that jumps will address the correct locations:

```
ORG
              H0000
VENT0
              1.0.RESET
                                           ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address
VENT1
              0,0,INTB
ORG
              0006H
                                           ; INT0 interrupt not used
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address
VENT3
              0,0,INT1
VENT4
              0,0,INTS
                                          ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address
                                          ; INTT0 interrupt not used
ORG
              000CH
                                          ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTCE address
VENT6
              0,0,INTCE
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTIF address
VENT7
              0,0,INTIF
ORG
              0010H
```

3. If an INTO interrupt is not used and if its corresponding vector interrupt area is not fully utilized, or if it is not written by a ORG instruction as in Example 2, a CPU malfunction will occur:

```
ORG
              H0000
VENT0
              1,0,RESET
                                           ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address
VENT1
              0,0,INTB
VENT3
              0.0.INT1
                                           : EMB \leftarrow 0. ERB \leftarrow 0: Jump to INTO address
VENT4
              0.0.INTS
                                          ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTCE address
VENT5
              0,0,INTT0
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT0 address
VENT6
              0,0,INTCE
VENT7
                                           ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address
              0,0,INTIF
ORG
              0010H
General-purpose ROM area
```

In this example, when an INT1 interrupt is generated, the corresponding vector area is not VENT3 INT1, but VENT4 INTS. This causes an INT1 interrupt to jump incorrectly to the INTS address and causes a CPU malfunction to occur.



#### **INSTRUCTION REFERENCE AREA**

Using 1-byte REF instructions, you can easily reference instructions with larger byte sizes that are stored in addresses 0020H–007FH of program memory. This 96-byte area is called the REF instruction reference area, or look-up table. Locations in the REF look-up table may contain two 1-byte instructions, one 2-byte instruction, or one 3-byte instruction such as a JP (jump) or CALL. The starting address of the instruction you are referencing must always be an even number. To reference a JP or CALL instruction, it must be written to the reference area in a two-byte format: for JP, this format is TJP; for CALL, it is TCALL.

By using REF instructions you can execute instructions larger than one byte, you can save program code size. In summary, there are three ways you can use the REF instruction:

- Using the 1-byte REF instruction to execute one 2-byte or two 1-byte instructions,
- Branching to any location by referencing a branch instruction stored in the look-up table,
- Calling subroutines at any location by referencing a call instruction stored in the look-up table.

# PROGRAMMING TIP — Using the REF Look-Up Table

Here is one example of how to use the REF instruction look-up table:

| JMAIN<br>KEYCK<br>WATCH<br>INCHL | ORG TJP BTSF TCALL LD INCS • | 0020H<br>MAIN<br>KEYFG<br>CLOCK<br>@HL,A<br>HL | ; | 0, MAIN 1, KEYFG CHECK 2, CALL CLOCK 3, (HL) ← A |
|----------------------------------|------------------------------|------------------------------------------------|---|--------------------------------------------------|
| ABC                              | LD<br>ORG                    | EA,#00H<br>0080H                               | ; | 47, EA ← #00H                                    |
| MAIN                             | NOP<br>NOP                   |                                                |   |                                                  |
|                                  | •                            |                                                |   |                                                  |
|                                  | •                            |                                                |   |                                                  |
|                                  | •                            | KENOK                                          |   | DTOE KEVEO (4.1. c. c. c. c. )                   |
|                                  | REF                          | KEYCK                                          | ; | BTSF KEYFG (1-byte instruction)                  |
|                                  | REF                          | JMAIN                                          | ; | KEYFG = 1, jump to MAIN (1-byte instruction)     |
|                                  | REF                          | WATCH                                          | ; | KEYFG = 0, CALL CLOCK (1-byte instruction)       |
|                                  | REF                          | INCHL                                          | ; | LD @HL,A<br>INCS HL                              |
|                                  | REF                          | ABC                                            | ; | LD EA,#00H (1-byte instruction)                  |
|                                  | •                            |                                                |   |                                                  |
|                                  | •                            |                                                |   |                                                  |
|                                  |                              |                                                |   |                                                  |



#### **DATA MEMORY (RAM)**

#### **OVERVIEW**

In its standard configuration, the data memory has five areas:

- 32 × 4-bit working register area
- 224 × 4-bit general-purpose area in bank 0 (also used as the stack area)
- 228 × 4-bit general-purpose area in bank 1
- 28 × 4-bit area for LCD data in bank 1
- 128 × 4-bit area in bank 15 for memory-mapped I/O address

To make it easier to reference, the data memory area has three memory banks — bank 0, bank 1, and bank 15. The select memory bank instruction (SMB) is used to select the bank you want to select as working data memory. Data stored in RAM locations are 1-, 4-, and 8-bit addressable. One exception is the LCD data register area, which is 1-bit and 4-bit addressable only.

Initialization values for the data memory area are not defined by hardware and must therefore be initialized by program software following power reset. However, when a system reset signal is generated in power-down mode, the data memory contents are held.



Figure 2-3. Data Memory (RAM) Map



#### Memory Banks 0 and 15

| Bank 0  | (000H-0FFH) | The lowest 32 nibbles of bank 0 (000H-01FH) are used as working registers; the next 224 nibbles (020H-0FFH) can be used both as stack area and as general-purpose data memory. Use the stack area for implementing subroutine calls and returns, and for interrupt processing. |
|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank 1  | (100H-1FFH) | The lowest 228 nibbles of bank 1 (100H-1E3H) are for general-purpose use; use the remaining 28 nibbles (1E4H-1FFH) as display registers of as general-purpose memory.                                                                                                          |
| Bank 15 | (F80H-FFFH) | The microcontroller uses bank 15 for memory-mapped peripheral I/O. Fixed RAM locations for each peripheral hardware address are mapped into this area.                                                                                                                         |

#### **Data Memory Addressing Modes**

The enable memory bank (EMB) flag controls the addressing mode for data memory banks 0, 1, or 15. When the EMB flag is logic zero, the addressable area is restricted to specific locations, depending on whether direct or indirect addressing is used. With direct addressing, you can access locations 000H-07FH of bank 0 and bank 15. With indirect addressing, only bank 0 (000H-0FFH) can be accessed. When the EMB flag is set to logic one, all three data memory banks can be accessed according to the current SMB value.

For 8-bit addressing, two 4-bit registers are addressed as a register pair. Also, when using 8-bit instructions to address RAM locations, remember to use the even-numbered register address as the instruction operand.

#### **Working Registers**

The RAM working register area in data memory bank 0 is further divided into four *register* banks (bank 0, 1, 2, and 3). Each register bank has eight 4-bit registers and paired 4-bit registers are 8-bit addressable.

Register A is used as a 4-bit accumulator and register pair EA as an 8-bit extended accumulator. The carry flag bit can also be used as a 1-bit accumulator. Register pairs WX, WL, and HL are used as address pointers for indirect addressing. To limit the possibility of data corruption due to incorrect register addressing, it is advisable to use register bank 0 for the main program and banks 1, 2, and 3 for interrupt service routines.

#### **LCD Data Register Area**

Bit values for LCD segment data are stored in data memory bank 1. Register locations in this area that are not used to store LCD data can be assigned to general-purpose use.



Table 2-2. Data Memory Organization and Addressing

| Addresses | Register Areas                      | Bank | EMB Value | SMB Value |
|-----------|-------------------------------------|------|-----------|-----------|
| 000H-01FH | Working registers                   | 0    | 0, 1      | 0         |
| 020H-0FFH | Stack and general-purpose registers |      |           |           |
| 100H-1E3H | General-purpose registers           | 1    | 1         | 1         |
| 1E4H-1FFH | Display registers                   |      |           |           |
| F80H-FFFH | I/O-mapped hardware registers       | 15   | 0, 1      | 15        |

# PROGRAMMING TIP — Clearing Data Memory Banks 0 and 1

Clear banks 0 and 1 of the data memory area:

| RAMCLR<br>RMCL1 | SMB<br>LD<br>LD<br>LD<br>INCS<br>JR | 1<br>HL,#00H<br>A,#0H<br>@HL,A<br>HL<br>RMCL1 | ; | RAM (100H-1FFH) clear |
|-----------------|-------------------------------------|-----------------------------------------------|---|-----------------------|
| ;<br>RMCL0      | SMB<br>LD<br>LD<br>INCS<br>JR       | 0<br>HL,#10H<br>@HL, A<br>HL<br>RMCL0         | ; | RAM (010H-0FFH) clear |



#### **WORKING REGISTERS**

Working registers, mapped to RAM address 000H-01FH in data memory bank 0, are used to temporarily store intermediate results during program execution, as well as pointer values used for indirect addressing. Unused registers may be used as general-purpose memory. Working register data can be manipulated as 1-bit units, 4-bit units or, using paired registers, as 8-bit units.



Figure 2-4. Working Register Map

#### **Working Register Banks**

For addressing purposes, the working register area is divided into four register banks — bank 0, bank 1, bank 2, and bank 3. Any one of these banks can be selected as the working register bank by the register bank selection instruction (SRB n) and by setting the status of the register bank enable flag (ERB).

Generally, working register bank 0 is used for the main program, and banks 1, 2, and 3 for interrupt service routines. Following this convention helps to prevent possible data corruption during program execution due to contention in register bank addressing.

| ERB     |   | SRB Settings |   |   | Selected Register Bank |
|---------|---|--------------|---|---|------------------------|
| Setting | 3 | 2            | 1 | 0 |                        |
| 0       | 0 | 0            | _ | _ | Always set to bank 0   |
| 1       | 0 | 0            | 0 | 0 | Bank 0                 |
|         |   |              | 0 | 1 | Bank 1                 |
|         |   |              | 1 | 0 | Bank 2                 |
|         |   |              | 1 | 1 | Bank 3                 |

Table 2-3. Working Register Organization and Addressing

#### **Paired Working Registers**

Each of the register banks is subdivided into eight 4-bit registers. These registers, named Y, Z, W, X, H, L, E, and A, can either be manipulated individually using 4-bit instructions, or together as register pairs for 8-bit data manipulation.

The names of the 8-bit register pairs in each register bank are EA, HL, WX, YZ, and WL. Registers A, L, X, and Z always become the lower nibble when registers are addressed as 8-bit pairs. This makes a total of eight 4-bit registers or four 8-bit double registers in each of the four working register banks.



Figure 2-5. Register Pair Configuration



#### **Special-Purpose Working Registers**

Register A is used as a 4-bit accumulator and double register EA as an 8-bit accumulator. The carry flag can also be used as a 1-bit accumulator.

8-bit double registers WX, WL, and HL are used as data pointers for indirect addressing. When the HL register serves as a data pointer, the instructions LDI, LDD, XCHI, and XCHD can make very efficient use of working registers as program loop counters by letting you transfer a value to the L register and increment or decrement it using a single instruction.



Figure 2-6. 1-Bit, 4-Bit, and 8-Bit Accumulator

#### **Recommendation for Multiple Interrupt Processing**

If more than four interrupts are being processed at one time, you can avoid possible loss of working register data by using the PUSH RR instruction to save register contents to the stack before the service routines are executed in the same register bank. When the routines have executed successfully, you can restore the register contents from the stack to working memory using the POP instruction.



# PROGRAMMING TIP — Selecting the Working Register Area

The following examples show the correct programming method for selecting working register area:

1. When ERB = "0":

```
VENT2
            1,0,INT0
                                                    EMB \leftarrow 1, ERB \leftarrow 0, Jump to INT0 address
INT0
            PUSH
                         SB
                                                    PUSH current SMB, SRB
            SRB
                         2
                                                    Instruction does not execute because ERB = "0"
            PUSH
                         HL
                                                    PUSH HL register contents to stack
            PUSH
                        WX
                                                    PUSH WX register contents to stack
            PUSH
                         YΖ
                                                    PUSH YZ register contents to stack
            PUSH
                         EΑ
                                                  ; PUSH EA register contents to stack
            SMB
                         EA,#00H
            LD
            LD
                         80H,EA
            LD
                         HL.#40H
            INCS
                         HL
            LD
                         WX,EA
            LD
                         YZ,EA
                                                   POP EA register contents from stack
            POP
                         EΑ
            POP
                         YΖ
                                                  ; POP YZ register contents from stack
            POP
                         WX
                                                    POP WX register contents from stack
            POP
                         HL
                                                    POP HL register contents from stack
            POP
                         SB
                                                    POP current SMB, SRB
            IRET
```

The POP instructions execute alternately with the PUSH instructions. If an SMB n instruction is used in an interrupt service routine, a PUSH and POP SB instruction must be used to store and restore the current SMB and SRB values, as shown in Example 2 below.

2. When ERB = "1":

```
VENT2
            1.1.INT0
                                                   ; EMB \leftarrow 1, ERB \leftarrow 1, Jump to INT0 address
INT0
            PUSH
                         SB
                                                     Store current SMB, SRB
            SRB
                         2
                                                   ; Select register bank 2 because of ERB = "1"
            SMB
                         0
            LD
                         EA,#00H
                         80H,EA
            LD
            LD
                         HL.#40H
            INCS
                         HL
            LD
                         WX,EA
                         YZ,EA
            LD
            POP
                         SB
                                                   ; Restore SMB, SRB
            IRET
```

#### STACK OPERATIONS

#### STACK POINTER (SP)

The stack pointer (SP) is an 8-bit register that stores the address used to access the stack, an area of data memory set aside for temporary storage of data and addresses. The SP can be read or written by 8-bit control instructions. When addressing the SP, bit 0 must always remain cleared to logic zero.

| F80H | SP3 | SP2 | SP1 | "0" |
|------|-----|-----|-----|-----|
| F81H | SP7 | SP6 | SP5 | SP4 |

There are two basic stack operations: writing to the top of the stack (push), and reading from the top of the stack (pop). A push decrements the SP and a pop increments it so that the SP always points to the top address of the last data to be written to the stack.

The program counter contents and program status word (PSW) are stored in the stack area prior to the execution of a CALL or a PUSH instruction, or during interrupt service routines. Stack operation is a LIFO (Last In-First Out) type. The stack area is located in general-purpose data memory bank 0.

During an interrupt or a subroutine, the PC value and the PSW are saved to the stack area. When the routine has completed, the stack pointer is referenced to restore the PC and PSW, and the next instruction is executed.

The SP can address stack registers in bank 0 (addresses 000H–0FFH) regardless of the current value of the enable memory bank (EMB) flag and the select memory bank (SMB) flag. Although general-purpose register areas can be used for stack operations, be careful to avoid data loss due to simultaneous use of the same register(s).

Since the reset value of the stack pointer is not defined in firmware, we recommend that you initialize the stack pointer by program code to location 00H. This sets the first register of the stack area to 0FFH.

#### NOTE

A subroutine call occupies six nibbles in the stack; an interrupt requires six. When subroutine nesting or interrupt routines are used continuously, the stack area should be set in accordance with the maximum number of subroutine levels. To do this, estimate the number of nibbles that will be used for the subroutines or interrupts and set the stack area correspondingly.

# PROGRAMMING TIP — Initializing the Stack Pointer

To initialize the stack pointer (SP):

1. When EMB = "1":

SMB 15 ; Select memory bank 15

LD EA,#00H ; Bit 0 of SP is always cleared to "0"

LD SP,EA; Stack area initial address (00H)  $\leftarrow$  (SP) – 1

2. When EMB = "0":

LD EA,#00H

LD SP,EA ; Memory addressing area (00H-7FH, F80H-FFFH)



#### **PUSH OPERATIONS**

Three kinds of push operations reference the stack pointer (SP) to write data from the source register to the stack: PUSH instructions, CALL instructions, and interrupts. In each case, the SP is *decreased* by a number determined by the type of push operation and then points to the next available stack location.

#### **PUSH Instructions**

A PUSH instruction references the SP to write two 4-bit data nibbles to the stack. Two 4-bit stack addresses are referenced by the stack pointer: one for the upper register value and another for the lower register. After the PUSH has executed, the SP is decreased *by two* and points to the next available stack location.

#### **CALL Instructions**

When a subroutine call is issued, the CALL instruction references the SP to write the PC's contents to six 4-bit stack locations. Current values for the enable memory bank (EMB) flag and the enable register bank (ERB) flag are also pushed to the stack. Since six 4-bit stack locations are used per CALL, you may nest subroutine calls up to the number of levels permitted in the stack.

#### **Interrupt Routines**

An interrupt routine references the SP to push the contents of the PC and the program status word (PSW) to the stack. Six 4-bit stack locations are used to store this data. After the interrupt has executed, the SP is decreased *by six* and points to the next available stack location. During an interrupt sequence, subroutines may be nested up to the number of levels which are permitted in the stack area.



Figure 2-7. Push-Type Stack Operations

#### POP OPERATIONS

For each push operation there is a corresponding pop operation to write data from the stack back to the source register or registers: for the PUSH instruction it is the POP instruction; for CALL, the instruction RET or SRET; for interrupts, the instruction IRET. When a pop operation occurs, the SP is *incremented* by a number determined by the type of operation and points to the next free stack location.

#### **POP Instructions**

A POP instruction references the SP to write data stored in two 4-bit stack locations back to the register pairs and SB register. The value of the lower 4-bit register is popped first, followed by the value of the upper 4-bit register. After the POP has executed, the SP is incremented by two and points to the next free stack location.

#### **RET and SRET Instructions**

The end of a subroutine call is signaled by the return instruction, RET or SRET. The RET or SRET uses the SP to reference the six 4-bit stack locations used for the CALL and to write this data back to the PC, the EMB, and the ERB. After the RET or SRET has executed, the SP is incremented by six and points to the next free stack location.

#### **IRET Instructions**

The end of an interrupt sequence is signaled by the instruction IRET. IRET references the SP to locate the six 4-bit stack addresses used for the interrupt and to write this data back to the PC and the PSW. After the IRET has executed, the SP is incremented by six and points to the next free stack location.



Figure 2-8. Pop-Type Stack Operations



#### **BIT SEQUENTIAL CARRIER (BSC) BUFFER**

The bit sequential carrier (BSC) is a 16-bit general register that can be manipulated using 1-, 4-, and 8-bit RAM control instructions. A system reset clears all BSC bit values to logic zero.

Using the BSC, you can specify sequential addresses and bit locations using 1-bit indirect addressing (memb.@L). (Bit addressing is independent of the current EMB value.) In this way, programs can process 16-bit data by moving the bit location sequentially and then incrementing or decreasing the value of the L register.

BSC data can also be manipulated using direct addressing. For 8-bit manipulations, the 4-bit register names BSC0 and BSC2 must be specified and the upper and lower 8 bits manipulated separately.

If the values of the L register are 0H at BSC0.@L, the address and bit location assignment is FC0H.0. If the L register content is FH at BSC0.@L, the address and bit location assignment is FC3H.3.

| Name | Address | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|------|---------|--------|--------|--------|--------|
| BSC0 | FC0H    | BSC0.3 | BSC0.2 | BSC0.1 | BSC0.0 |
| BSC1 | FC1H    | BSC1.3 | BSC1.2 | BSC1.1 | BSC1.0 |
| BSC2 | FC2H    | BSC2.3 | BSC2.2 | BSC2.1 | BSC2.0 |
| BSC3 | FC3H    | BSC3.3 | BSC3.2 | BSC3.1 | BSC3.0 |

Table 2-4. BSC Register Organization

# PROGRAMMING TIP — Using the BSC Register to Output 16-Bit Data

To use the bit sequential carrier (BSC) register to output 16-bit data (5937H) to the P1.0 pin:

|     | BITS | EMB       |   |                                         |
|-----|------|-----------|---|-----------------------------------------|
|     | SMB  | 15        |   |                                         |
|     | LD   | EA,#37H   | ; |                                         |
|     | LD   | BSC0,EA   | ; | $BSC0 \leftarrow A,  BSC1 \leftarrow E$ |
|     | LD   | EA,#59H   | ; |                                         |
|     | LD   | BSC2,EA   | ; | $BSC2 \leftarrow A, BSC3 \leftarrow E$  |
|     | SMB  | 0         |   |                                         |
|     | LD   | L,#0H     | ; |                                         |
| AGN | LDB  | C,BSC0.@L | ; |                                         |
|     | LDB  | P1.0,C    | ; | P1.0 ← C                                |
|     | INCS | L         |   |                                         |
|     | JR   | AGN       |   |                                         |
|     | RET  |           |   |                                         |



### PROGRAM COUNTER (PC)

A 14-bit program counter (PC) stores addresses for instruction fetches during program execution. Whenever a reset operation or an interrupt occurs, bits PC13 through PC0 are set to the vector address.

Usually, the PC is incremented by the number of bytes of the instruction being fetched. One exception is the 1-byte REF instruction which is used to reference instructions stored in the ROM.

#### PROGRAM STATUS WORD (PSW)

The program status word (PSW) is an 8-bit word that defines system status and program execution status and which permits an interrupted process to resume operation after an interrupt request has been serviced. PSW values are mapped as follows:

|      | (MSB) |     |     | (LSB) |
|------|-------|-----|-----|-------|
| FB0H | IS1   | IS0 | EMB | ERB   |
| FB1H | С     | SC2 | SC1 | SC0   |

The PSW can be manipulated by 1-bit or 4-bit read/write and by 8-bit read instructions, depending on the specific bit or bits being addressed. The PSW can be addressed during program execution regardless of the current value of the enable memory bank (EMB) flag.

Part or all of the PSW is saved to stack prior to execution of a subroutine call or hardware interrupt. After the interrupt has been processed, the PSW values are popped from the stack back to the PSW address.

When a system reset is generated, the EMB and ERB values are set according to the reset vector address, and the carry flag is left undefined (or the current value is retained). PSW bits IS0, IS1, SC0, SC1, and SC2 are all cleared to logical zero.

Table 2-5. Program Status Word Bit Descriptions

| PSW Bit Identifier | Description               | Bit Addressing | Read/Write |
|--------------------|---------------------------|----------------|------------|
| IS1, IS0           | Interrupt status flags    | 1, 4           | R/W        |
| EMB                | Enable memory bank flag   | 1              | R/W        |
| ERB                | Enable register bank flag | 1              | R/W        |
| С                  | Carry flag                | 1              | R/W        |
| SC2, SC1, SC0      | Program skip flags        | 8              | R          |



#### **INTERRUPT STATUS FLAGS (ISO, IS1)**

PSW bits ISO and IS1 contain the current interrupt execution status values. You can manipulate ISO and IS1 flags directly using 1-bit RAM control instructions

By manipulating interrupt status flags in conjunction with the interrupt priority register (IPR), you can process multiple interrupts by anticipating the next interrupt in an execution sequence. The interrupt priority control circuit determines the ISO and IS1 settings in order to control multiple interrupt processing. When both interrupt status flags are set to "0", all interrupts are allowed. The priority with which interrupts are processed is then determined by the IPR.

When an interrupt occurs, ISO and IS1 are pushed to the stack as part of the PSW and are automatically incremented to the next higher priority level. Then, when the interrupt service routine ends with an IRET instruction, ISO and IS1 values are restored to the PSW. Table 2-6 shows the effects of ISO and IS1 flag settings.

| IS1<br>Value | IS0<br>Value | Status of Currently<br>Executing Process | Effect of IS0 and IS1 Settings on Interrupt Request Control                                         |  |
|--------------|--------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| 0            | 0            | 0                                        | All interrupt requests are serviced                                                                 |  |
| 0            | 1            | 1                                        | Only high-priority interrupt(s) as determined in the interrupt priority register (IPR) are serviced |  |
| 1            | 0            | 2                                        | No more interrupt requests are serviced                                                             |  |
| 1            | 1            | _                                        | <ul> <li>Not applicable; these bit settings are undefined</li> </ul>                                |  |

Table 2-6. Interrupt Status Flag Bit Settings

Since interrupt status flags can be addressed by write instructions, programs can exert direct control over interrupt processing status. Before interrupt status flags can be addressed, however, you must first execute a DI instruction to inhibit additional interrupt routines. When the bit manipulation has been completed, execute an EI instruction to reenable interrupt processing.

# PROGRAMMING TIP — Setting ISx Flags for Interrupt Processing

The following instruction sequence shows how to use the ISO and IS1 flags to control interrupt processing:

| INTB | DI   |     | ; Disable interru |         |  |
|------|------|-----|-------------------|---------|--|
|      | BITR | IS1 | :                 | IS1 ← 0 |  |

BITS ISO ; Allow interrupts according to IPR priority level

EI ; Enable interrupt



#### **EMB FLAG (EMB)**

The EMB flag is used to allocate specific address locations in the RAM by modifying the upper 4 bits of 12-bit data memory addresses. In this way, it controls the addressing mode for data memory banks 0, 1, or 15.

When the EMB flag is "0", the data memory address space is restricted to and addresses 000H-07FH of memory bank 0 and addresses F80H–FFFH of memory bank 15, regardless of the SMB register contents. When the EMB flag is set to "1", the general-purpose areas of bank 0, 1, and 15 can be accessed by using the appropriate SMB value.

# PROGRAMMING TIP — Using the EMB Flag to Select Memory Banks

EMB flag settings for memory bank selection:

1. When EMB = "0":

| SMB | 1     | ; Non-essential instruction since EMB = "0"  |
|-----|-------|----------------------------------------------|
| LD  | A,#9H | ;                                            |
| LD  | 90H,A | ; (F90H) ← A, bank 15 is selected            |
| LD  | 34H,A | ; (F34H) ← A, bank 0 is selected             |
| SMB | 0     | ; Non-essential instruction since EMB = "0"  |
| LD  | 90H,A | ; (F90H) ← A, bank 15 is selected            |
| LD  | 34H,A | ; (034H) ← A, bank 0 is selected             |
| SMB | 15    | ; Non-essential instruction, since EMB = "0" |
| LD  | 20H,A | ; (020H) ← A, bank 0 is selected             |
| LD  | 90H,A | ; (F90H) ← A, bank 15 is selected            |

2. When EMB = "1":

SMB

```
A,#9H
LD
             90H,A
                                       ; (190H) \leftarrow A, bank 1 is selected
LD
             34H,A
                                       ; (134H) \leftarrow A, bank 1 is selected
LD
SMB
                                       ; Select memory bank 0
             0
LD
                                         (090H) ← A, bank 0 is selected
             90H,A
LD
             34H,A
                                         (034H) ← A, bank 0 is selected
                                       ; Select memory bank 15
SMB
             15
                                       ; Program error, but assembler does not detect it
LD
             20H,A
                                       ; (F90H) ← A, bank 15 is selected
LD
             90H,A
```

; Select memory bank 1



#### **ERB FLAG (ERB)**

The 1-bit register bank enable flag (ERB) determines the range of addressable working register area. When the ERB flag is "1", the working register area from register banks 0 to 3 is selected according to the register bank selection register (SRB). When the ERB flag is "0", register bank 0 is the selected working register area, regardless of the current value of the register bank selection register (SRB).

When an internal reset is generated, bit 6 of program memory address 0000H is written to the ERB flag. This automatically initializes the flag. When a vectored interrupt is generated, bit 6 of the respective address table in program memory is written to the ERB flag, setting the correct flag status before the interrupt service routine is executed.

During the interrupt routine, the ERB value is automatically pushed to the stack area along with the other PSW bits. Afterwards, it is popped back to the FB0H.0 bit location. The initial ERB flag settings for each vectored interrupt are defined using VENTn instructions.

# PROGRAMMING TIP — Using the ERB Flag to Select Register Banks

ERB flag settings for register bank selection:

1. When ERB = "0":

| LI<br>LI<br>S<br>LI<br>S | RBD D RB D RB D RB D C C C C C C C C C C C C C C C C C C | 1<br>EA,#34H<br>HL,EA<br>2<br>YZ,EA<br>3<br>WX,EA | ., ., ., ., ., ., ., ., ., ., ., ., ., . | Register bank 0 is selected (since ERB = "0", the SRB is configured to bank 0) Bank 0 EA $\leftarrow$ #34H Bank 0 HL $\leftarrow$ EA Register bank 0 is selected Bank 0 YZ $\leftarrow$ EA Register bank 0 is selected Bank 0 WX $\leftarrow$ EA |
|--------------------------|----------------------------------------------------------|---------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LI<br>LI<br>S<br>LI<br>S | RBD<br>DDSRB<br>RBD<br>CRB<br>DDSRB<br>DD                | 1<br>EA,#34H<br>HL,EA<br>2<br>YZ,EA<br>3<br>WX,EA | ;                                        | Register bank 1 is selected Bank 1 EA ← #34H Bank 1 HL ← Bank 1 EA Register bank 2 is selected Bank 2 YZ ← BANK2 EA Register bank 3 is selected Bank 3 WX ← Bank 3 EA                                                                            |

#### SKIP CONDITION FLAGS (SC2, SC1, SC0)

The skip condition flags SC2, SC1, and SC0 in the PSW indicate the current program skip conditions and are set and reset automatically during program execution. Skip condition flags can only be addressed by 8-bit read instructions. Direct manipulation of the SC2, SC1, and SC0 bits is not allowed.

#### CARRY FLAG (C)

The carry flag is used to save the result of an overflow or borrow when executing arithmetic instructions involving a carry (ADC, SBC). The carry flag can also be used as a 1-bit accumulator for performing Boolean operations involving bit-addressed data memory.

If an overflow or borrow condition occurs when executing arithmetic instructions with carry (ADC, SBC), the carry flag is set to "1". Otherwise, its value is "0". When a system reset occurs, the current value of the carry flag is retained during power-down mode, but when normal operating mode resumes, its value is undefined.

The carry flag can be directly manipulated by predefined set of 1-bit read/write instructions, independent of other bits in the PSW. Only the ADC and SBC instructions, and the instructions listed in Table 2-7, affect the carry flag.

| Operation Type        | Instructions         | Carry Flag Manipulation                                                                 |
|-----------------------|----------------------|-----------------------------------------------------------------------------------------|
| Direct manipulation   | SCF                  | Set carry flag to "1"                                                                   |
|                       | RCF                  | Clear carry flag to "0" (reset carry flag)                                              |
|                       | CCF                  | Invert carry flag value (complement carry flag)                                         |
|                       | BTST C               | Test carry and skip if C = "1"                                                          |
| Bit transfer          | LDB (operand) (1),C  | Load carry flag value to the specified bit                                              |
|                       | LDB C,(operand) (1)  | Load contents of the specified bit to carry flag                                        |
| Boolean manipulation  | BAND C,(operand) (1) | AND the specified bit with contents of carry flag and save the result to the carry flag |
|                       | BOR C,(operand) (1)  | OR the specified bit with contents of carry flag and save the result to the carry flag  |
|                       | BXOR C,(operand) (1) | XOR the specified bit with contents of carry flag and save the result to the carry flag |
| Interrupt routine     | INTn (2)             | Save carry flag to stack with other PSW bits                                            |
| Return from interrupt | IRET                 | Restore carry flag from stack with other PSW bits                                       |

Table 2-7. Valid Carry Flag Manipulation Instructions

#### NOTES:

- 1. The operand has three bit addressing formats: mema.a, memb.@L, and @H + DA.b.
- 2. 'INTn' refers to the specific interrupt being executed and is not an instruction.



# PROGRAMMING TIP — Using the Carry Flag as a 1-Bit Accumulator

1. Set the carry flag to logic one:

ADC EA,HL ; EA  $\leftarrow$  #0C3H + #0AAH + #1H, C  $\leftarrow$  1

2. Logical-AND bit 3 of address 3FH with P3.3 and output the result to P2.0:

LD H,#3H ; Set the upper four bits of the address to the H register

; value

LDB C,@H+0FH.3 ;  $C \leftarrow \text{bit 3 of 3FH}$  BAND C,P3.3 ;  $C \leftarrow C \text{ AND P3.3}$ 

LDB P2.0,C ; Output result from carry flag to P2.0

## **NOTES**



KS57C3316/P3316 ADDRESSING MODES

3

# **ADDRESSING MODES**

#### **OVERVIEW**

The enable memory bank flag, EMB, controls the two addressing modes for data memory. When the EMB flag is set to logic one, you can address the entire RAM area; when the EMB flag is cleared to logic zero, the addressable area in the RAM is restricted to specific locations.

The EMB flag works in connection with the select memory bank instruction, SMB n. You will recall that the SMB n instruction is used to select RAM bank 0, 1 or 15. The SMB setting is always contained in the upper four bits of a 12-bit RAM address. For this reason, both addressing modes (EMB = "0" and EMB = "1") apply specifically to the memory bank indicated by the SMB instruction, and any restrictions to the addressable area within banks 0, 1 or 15. Direct and indirect 1-bit, 4-bit, and 8-bit addressing methods can be used. Several RAM locations are addressable at all times, regardless of the current EMB flag setting.

Here are a few guidelines to keep in mind regarding data memory addressing:

- When you address peripheral hardware locations in bank 15, the mnemonic for the memory-mapped hardware component can be used as the operand in place of the actual address location.
- Always use an even-numbered RAM address as the operand in 8-bit direct and indirect addressing.
- With direct addressing, use the RAM address as the instruction operand; with indirect addressing, the instruction specifies a register which contains the operand's address.

ADDRESSING MODES KS57C3316/P3316



#### NOTES:

- 1. 'X' means don't care.
- 2. Blank columns indicate RAM areas that are not addressable, given the addressing method and enable memory bank (EMB) flag setting shown in the column headers.

Figure 3-1. RAM Address Structure

KS57C3316/P3316 ADDRESSING MODES

#### **EMB AND ERB INITIALIZATION VALUES**

The EMB and ERB flag bits are system reset set automatically by the values of the reset vector address and the interrupt vector address. When a system reset is generated internally, bit 7 of program memory address 0000H is written to the EMB flag, initializing it automatically. When a vectored interrupt is generated, bit 7 of the respective vector address table is written to the EMB. This automatically sets the EMB flag status for the interrupt service routine. When the interrupt is serviced, the EMB value is automatically saved to stack and then restored when the interrupt routine has completed.

At the beginning of a program, the initial EMB and ERB flag values for each vectored interrupt must be set by using VENTn instruction. The EMB and ERB can be set or reset by bit manipulation instructions (BITS, BITR) despite the current SMB setting.

# PROGRAMMING TIP — Initializing the EMB and ERB Flags

The following assembly instructions show how to initialize the EMB and ERB flag settings:

```
; ROM address assignment
              ORG
                             0000H
                                                            EMB \leftarrow 1, ERB \leftarrow 0, branch RESET
              VENT0
                             1,0,RESET
                                                           ; EMB \leftarrow 0, ERB \leftarrow 1, branch INTB
              VENT1
                             0,1,INTB
              VENT2
                             0,1,INT0
                                                           ; EMB \leftarrow 0, ERB \leftarrow 1, branch INT0
              VENT3
                             0.1.INT1
                                                           ; EMB \leftarrow 0, ERB \leftarrow 1, branch INT1
              VENT4
                             0,1,INTS
                                                              EMB \leftarrow 0, ERB \leftarrow 1, branch INTS
                                                           ; EMB \leftarrow 0, ERB \leftarrow 1, branch INTT0
              VENT5
                             0,1,INTT0
                                                           ; EMB ← 0, ERB ← 1, branch INTCE
              VENT6
                             0,1,INTCE
              VENT7
                             0,1,INTIF
                                                           ; EMB \leftarrow 0, ERB \leftarrow 1, branch INTIF
RESET
              BITR
                             EMB
```

ADDRESSING MODES KS57C3316/P3316

#### **ENABLE MEMORY BANK SETTINGS**

#### EMB = "1"

When the enable memory bank flag EMB is set to logic one, you can address the data memory bank specified by the select memory bank (SMB) value (0, 1 or 15) using 1-, 4-, or 8-bit instructions. You can use both direct and indirect addressing modes. The addressable RAM areas when EMB = "1" are as follows:

 $\begin{tabular}{ll} If SMB = 0, & 000H-0FFH \\ If SMB = 1, & 100H-1FFH \\ If SMB = 15, & F80H-FFFH \\ \end{tabular}$ 

#### EMB = "0"

When the enable memory bank flag EMB is set to logic zero, the addressable area is defined independently of the SMB value, and is restricted to specific locations depending on whether a direct or indirect address mode is used.

If EMB = "0", the addressable area is restricted to locations 000H-07FH in bank 0 and to locations F80H-FFFH in bank 15 for direct addressing. For indirect addressing, only locations 000H-0FFH in bank 0 are addressable, regardless of SMB value.

To address the peripheral hardware register (bank 15) using indirect addressing, the EMB flag must first be set to "1" and the SMB value to "15". When a system reset occurs, the EMB flag is set to the value contained in bit 7 of ROM address 0000H.

#### **EMB-Independent Addressing**

At any time, several areas of the data memory can be addressed independent of the current status of the EMB flag. These exceptions are described in Table 3-1.

Table 3-1. RAM Addressing Not Affected by the EMB Value

| Address                | Addressing Method                                                                               | Affected Hardware             | Program Examples              |
|------------------------|-------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|
| 000H-0FFH              | 4-bit indirect addressing using WX and WL register pairs;<br>8-bit indirect addressing using SP | Not applicable                | LD A,@WX PUSH EA POP EA       |
| FB0H-FBFH<br>FF0H-FFFH | 1-bit direct addressing                                                                         | PSW, SCMOD,<br>IEx, IRQx, I/O | BITS EMB<br>BITR IE4          |
| FC0H-FFFH              | 1-bit indirect addressing using the L register                                                  | BSC, I/O                      | BTST 0FC3H.@L<br>BAND C,P3.@L |

KS57C3316/P3316 ADDRESSING MODES

#### **SELECT BANK REGISTER (SB)**

The select bank register (SB) is used to assign the memory bank and register bank. The 8-bit SB register consists of the 4-bit select register bank register (SRB) and the 4-bit select memory bank register (SMB), as shown in Figure 3-2.

During interrupts and subroutine calls, SB register contents can be saved to stack in 8-bit units by the PUSH SB instruction. You later restore the value to the SB using the POP SB instruction.



Figure 3-2. SMB and SRB Values in the SB Register

#### Select Register Bank (SRB) Instruction

The select register bank (SRB) value specifies which register bank is to be used as a working register bank. The SRB value is set by the 'SRB n' instruction, where n = 0, 1, 2, and 3.

One of the four register banks is selected by the combination of ERB flag status and the SRB value that is set using the 'SRB n' instruction. The current SRB value is retained until another register is requested by program software. PUSH SB and POP SB instructions are used to save and restore the contents of SRB during interrupts and subroutine calls. A system reset clears the 4-bit SRB value to logic zero.

#### Select Memory Bank (SMB) Instruction

To select one of the four available data memory banks, you must execute an SMB n instruction specifying the number of the memory bank you want (0, 1 or 15). For example, the instruction 'SMB 1' selects bank 1 and 'SMB 15' selects bank 15. (And remember to enable the selected memory bank by making the appropriate EMB flag setting.)

The upper four bits of the 12-bit data memory address are stored in the SMB register. If the SMB value is not specified by software (or if a system reset does not occur) the current value is retained. A system reset clears the 4-bit SMB value to logic zero.

The PUSH SB and POP SB instructions save and restore the contents of the SMB register to and from the stack area during interrupts and subroutine calls.

ADDRESSING MODES KS57C3316/P3316

#### **DIRECT AND INDIRECT ADDRESSING**

1-bit, 4-bit, and 8-bit data stored in data memory locations can be addressed directly using a specific register or bit address as the instruction operand.

Indirect addressing specifies a memory location that contains the required direct address. The KS57 instruction set supports 1-bit, 4-bit, and 8-bit indirect addressing. For 8-bit indirect addressing, an even-numbered RAM address must always be used as the instruction operand.

#### 1-BIT ADDRESSING

Table 3-2. 1-Bit Direct and Indirect RAM Addressing

| Operand<br>Notation | Addressing Mode<br>Description                                                                                                   | EMB Flag<br>Setting | Addressable<br>Area    | Memory<br>Bank | Hardware I/O<br>Mapping                   |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|----------------|-------------------------------------------|
| DA.b                | Direct: bit is indicated by the                                                                                                  | 0                   | 000H-07FH              | Bank 0         | _                                         |
|                     | RAM address (DA), memory                                                                                                         |                     | F80H-FFFH              | Bank 15        | All 1-bit                                 |
|                     | bank selection, and specified                                                                                                    | 1                   | 000H-FFFH              | SMB = 0, 1, 15 | addressable                               |
|                     | bit number (b).                                                                                                                  |                     |                        |                | peripherals                               |
|                     |                                                                                                                                  |                     |                        |                | (SMB = 15)                                |
| mema.b              | Direct: bit is indicated by addressable area (mema) and bit number (b).                                                          | х                   | FB0H-FBFH<br>FF0H-FFFH | Bank 15        | IS0, IS1, EMB,<br>ERB, IEx,<br>IRQx, Pn.n |
| memb.@L             | Indirect: lower two bits of register L as indicated by the upper 6 bits of RAM area (memb) and the upper two bits of register L. | Х                   | FC0H-FFFH              | Bank 15        | BSCn.x<br>Pn.n                            |
| @H + DA.b           | Indirect: bit indicated by the                                                                                                   | 0                   | 000H-0FFH              | Bank 0         | _                                         |
|                     | lower four bits of the address                                                                                                   | 1                   | 000H-FFFH              | SMB = 0, 1, 15 | All 1-bit                                 |
|                     | (DA), memory bank selection,                                                                                                     |                     |                        |                | addressable                               |
|                     | and the H register identifier.                                                                                                   |                     |                        |                | peripherals<br>(SMB = 15)                 |

NOTE: 'x' means don't care.



KS57C3316/P3316 ADDRESSING MODES

# PROGRAMMING TIP — 1-Bit Addressing Modes

#### 1-Bit Direct Addressing

```
1. If EMB = "0":
AFLAG
            EQU
                        34H.3
BFLAG
                        85H.3
            EQU
CFLAG
            EQU
                        0BAH.0
            SMB
            BITS
                        AFLAG
                                                ; 34H.3 ← 1
                                                ; F85H.3 \leftarrow 1
            BITS
                        BFLAG
            BTST
                        CFLAG
                                                ; If FBAH.0 = 1, skip
                                                ; Else if, FBAH.0 = 0, F85H.3 \leftarrow 1
            BITS
                        BFLAG
            BITS
                        P3.0
                                                ; FF3H.0 (P3.0) \leftarrow 1
2. If EMB = "1":
AFLAG
            EQU
                        34H.3
BFLAG
            EQU
                        85H.3
CFLAG
                        0BAH.0
            EQU
            SMB
                        0
                                                ; 34H.3 ← 1
            BITS
                        AFLAG
            BITS
                        BFLAG
                                                ; 85H.3 ← 1
            BTST
                        CFLAG
                                                ; If 0BAH.0 = 1, skip
            BITS
                        BFLAG
                                                ; Else if 0BAH.0 = 0, 085H.3 \leftarrow 1
            BITS
                        P3.0
                                                ; FF3H.0 (P3.0) \leftarrow 1
```

#### 1-Bit Indirect Addressing

```
1. If EMB = "0":
```

| 1. IT EMB =             | "O":                                            |                                                              |                                         |                                                                                                 |
|-------------------------|-------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------|
| AFLAG<br>BFLAG<br>CFLAG | EQU<br>EQU<br>EQU<br>SMB<br>LD<br>BTSTZ<br>BITS | 34H.3<br>85H.3<br>0BAH.0<br>0<br>H,#0BH<br>@H+CFLAG<br>CFLAG | ;                                       | H $\leftarrow$ #0BH If 0BAH.0 $\leftarrow$ 0 and skip Else if 0BAH.0 = 0, FBAH.0 $\leftarrow$ 1 |
| 2.If EMB =              | "1":                                            |                                                              |                                         |                                                                                                 |
| AFLAG<br>BFLAG<br>CFLAG | EQU<br>EQU<br>EQU<br>SMB<br>LD<br>BTSTZ         | 34H.3<br>85H.3<br>0BAH.0<br>0<br>H,#0BH<br>@H+CFLAG          | • • • • • • • • • • • • • • • • • • • • | $H \leftarrow \#0BH$ If $0BAH.0 = 1$ , $0BAH.0 \leftarrow 0$ and skip                           |

; Else if 0BAH.0 = 0, 0BAH.0  $\leftarrow$  1

BITS

**CFLAG** 

ADDRESSING MODES KS57C3316/P3316

#### **4-BIT ADDRESSING**

Table 3-3. 4-Bit Direct and Indirect RAM Addressing

| Operand<br>Notation | Addressing Mode<br>Description                   | EMB Flag<br>Setting | Addressable<br>Area | Memory<br>Bank | Hardware I/O<br>Mapping   |
|---------------------|--------------------------------------------------|---------------------|---------------------|----------------|---------------------------|
| DA                  | Direct: 4-bit address indicated                  | 0                   | 000H-07FH           | Bank 0         | _                         |
|                     | by the RAM address (DA) and                      |                     | F80H-FFFH           | Bank 15        | All 4-bit                 |
|                     | the memory bank selection                        | 1                   | 000H-FFFH           | SMB = 0, 1, 15 | addressable               |
|                     |                                                  |                     |                     |                | peripherals               |
|                     |                                                  |                     |                     |                | (SMB = 15)                |
| @HL                 | Indirect: 4-bit address                          | 0                   | 000H-0FFH           | Bank 0         | _                         |
|                     | indicated by the memory bank                     | 1                   | 000H-FFFH           | SMB = 0, 1, 15 | All 4-bit                 |
|                     | selection and register HL                        |                     |                     |                | addressable               |
|                     |                                                  |                     |                     |                | peripherals<br>(SMB = 15) |
| @WX                 | Indirect: 4-bit address indicated by register WX | Х                   | 000H-0FFH           | Bank 0         | _                         |
| @WL                 | Indirect: 4-bit address indicated by register WL | Х                   | 000H-0FFH           | Bank 0         |                           |

**NOTE:** 'x' means don't care.

# PROGRAMMING TIP — 4-Bit Addressing Modes

## 4-Bit Direct Addressing

1. If EMB = "0": **EQU** ADATA 46H **BDATA EQU** 8EH ; Non-essential instruction, since EMB = "0" SMB 15 LD A,P3 ;  $A \leftarrow (P3)$ SMB ; Non-essential instruction, since EMB = "0" ; (046H) ← A LD ADATA,A ; (F8EH (LCON))  $\leftarrow$  A LD BDATA,A 2. If EMB = "1": **ADATA** EQU 46H **BDATA** EQU 8EH SMB 15 A,P3 LD ;  $A \leftarrow (P3)$ SMB LD ADATA,A ; (046H) ← A BDATA,A ; (08EH) ← A LD



KS57C3316/P3316 ADDRESSING MODES

# PROGRAMMING TIP — 4-Bit Addressing Modes (Continued)

#### 4-Bit Indirect Addressing (Example 1)

```
1. If EMB = "0", compare bank 0 locations 040H-046H with bank 0 locations 060H-066H:
```

```
ADATA EQU 46H
BDATA EQU 66H
SMB 1
```

SMB 1 ; Non-essential instruction, since EMB = "0"

LD HL,#BDATA LD WX,#ADATA

COMP LD A,@WL ;  $A \leftarrow bank 0 (040H-046H)$ 

CPSE A,@HL ; If bank 0 (060H-066H) = A, skip

SRET
DECS L
JR COMP
RET

2. If EMB = "1, compare bank 0 locations 040H-046H to bank 1 locations 160H-166H:

ADATA EQU 46H BDATA EQU 66H SMB 1

> LD HL,#BDATA LD WX,#ADATA

> > L

 $\label{eq:comp} \mbox{COMP} \qquad \mbox{LD} \qquad \mbox{A,@WL} \qquad \qquad ; \ \mbox{A} \leftarrow \mbox{bank 0 (040H-046H)}$ 

CPSE A,@HL ; If bank 1 (160H-166H) = A, skip

SRET DECS

JR COMP

**RET** 

#### 4-Bit Indirect Addressing (Example 2)

1. If EMB = "0", compare bank 0 locations 040H-046H with bank 0 locations 060H-066H:

ADATA EQU 46H BDATA EQU 66H

SMB 1; Non-essential instruction, since EMB = "0"

LD HL,#BDATA LD WX,#ADATA

TRANS LD A,@WL ; A  $\leftarrow$  bank 0 (040H-046H)

XCHD A,@HL ; Bank 0 (060H-066H)  $\leftrightarrow$  A

JR TRANS

2. If EMB = "1", exchange bank 0 locations 040H-046H to bank 1 locations 160H-166H:

ADATA EQU 46H BDATA EQU 66H SMB 1

> LD HL,#BDATA LD WX,#ADATA

TRANS LD A,@WL ; A  $\leftarrow$  bank 0 (040H-046H)

XCHD A,@HL ; Bank 1 (160H-166H)  $\leftrightarrow$  A

JR TRANS

ELECTRONICS 3-9

ADDRESSING MODES KS57C3316/P3316

## **8-BIT ADDRESSING**

Table 3-4. 8-Bit Direct and Indirect RAM Addressing

| Instruction<br>Notation | Addressing Mode<br>Description           | EMB Flag<br>Setting | Addressable<br>Area | Memory<br>Bank | Hardware I/O<br>Mapping   |
|-------------------------|------------------------------------------|---------------------|---------------------|----------------|---------------------------|
| DA                      | Direct: 8-bit address indicated          | 0                   | 000H-07FH           | Bank 0         | _                         |
|                         | by the RAM address (DA =                 |                     | F80H-FFFH           | Bank 15        | All 8-bit                 |
|                         | even number) and memory                  | 1                   | 000H-FFFH           | SMB = 0, 1, 15 | addressable               |
|                         | bank selection                           |                     |                     |                | peripherals               |
|                         |                                          |                     |                     |                | (SMB = 15)                |
| @HL                     | Indirect: the 8-bit address 4-bit        | 0                   | 000H-0FFH           | Bank 0         | _                         |
|                         | indicated by the memory bank             | 1                   | 000H-FFFH           | SMB = 0, 1, 15 | All 8-bit                 |
|                         | selection and register HL; (the          |                     |                     |                | addressable               |
|                         | L register value must be an even number) |                     |                     |                | peripherals<br>(SMB = 15) |

KS57C3316/P3316 ADDRESSING MODES

# PROGRAMMING TIP — 8-Bit Addressing Modes

#### 8-Bit Direct Addressing

1. If EMB = "0":

| ADATA | EQU | 46H      |   |                                             |
|-------|-----|----------|---|---------------------------------------------|
| BDATA | EQU | 8EH      |   |                                             |
|       | SMB | 15       | ; | Non-essential instruction because EMB = "0" |
|       | LD  | EA, P4   | ; | $E \leftarrow (P5), A \leftarrow (P4)$      |
|       | SMB | 0        |   |                                             |
|       | LD  | ADATA,EA | ; | $(046H) \leftarrow A, (047H) \leftarrow E$  |
|       | LD  | BDATA,EA | ; | $(F8EH) \leftarrow A, (F8FH) \leftarrow E$  |

2. If EMB = "1":

ADATA EQU 46H **BDATA** EQU 8EH SMB 15 LD EA, P4 ;  $E \leftarrow (P5), A \leftarrow (P4)$ SMB ;  $(046H) \leftarrow A, (047H) \leftarrow E$ LD ADATA,EA LD BDATA,EA ;  $(08EH) \leftarrow A, (08FH) \leftarrow E$ 

#### 8-Bit Indirect Addressing

LD

1. If EMB = "0":

ADATA EQU 46H SMB 1 ; Non-essential instruction, since EMB = "0" LD HL,#ADATA LD EA,@HL ; A  $\leftarrow$  (046H), E  $\leftarrow$  (047H)

2. If EMB = "1":

ADATA EQU 46H SMB 1

LD EA,@HL ; A  $\leftarrow$  (146H), E  $\leftarrow$  (147H)

HL,#ADATA

ADDRESSING MODES KS57C3316/P3316

#### **NOTES**



4

#### **MEMORY MAP**

#### **OVERVIEW**

To support program control of peripheral hardware, I/O addresses for peripherals are memory-mapped to bank 15 of the RAM. Memory mapping lets you use a mnemonic as the operand of an instruction in place of the specific memory location.

Access to bank 15 is controlled by the select memory bank (SMB) instruction and by the enable memory bank flag (EMB) setting. If the EMB flag is "0", bank 15 can be addressed using direct addressing, regardless of the current SMB value. 1-bit direct and indirect addressing can be used for specific locations in bank 15, regardless of the current EMB value.

#### I/O MAP FOR HARDWARE REGISTERS

Table 4-1 contains detailed information about I/O mapping for peripheral hardware in bank 15 (register locations F80H-FFFH). Use the I/O map as a quick-reference source when writing application programs. The I/O map gives you the following information:

- Register address
- Register name (mnemonic for program addressing)
- Bit values (both addressable and non-addressable)
- Read-only, write-only, or read and write addressability
- 1-bit, 4-bit, or 8-bit data manipulation characteristics

Table 4-1. I/O Map for Memory Bank 15

| N       |          |       | y Bank 15   |              |              |         | Addressing Mode |       |       |
|---------|----------|-------|-------------|--------------|--------------|---------|-----------------|-------|-------|
| Address | Register | Bit 3 | Bit 2       | Bit 1        | Bit 0        | R/W     | 1-Bit           | 4-Bit | 8-Bit |
| F80H    | SP       | .3    | .2          | .1           | .0           | R/W     | No              | No    | Yes   |
| F81H    |          | .7    | .6          | .5           | .4           | ]       |                 |       |       |
|         |          | TI    | he address, | F82H-F84H    | are not m    | apped.  |                 |       |       |
| F85H    | BMOD     | .3    | .2          | .1           | "0"          | W       | .3              | Yes   | No    |
| F86H    | BCNT     | .3    | .2          | .1           | .0           | R       | No              | No    | Yes   |
| F87H    |          | .7    | .6          | .5           | .4           | ]       |                 |       |       |
| F88H    | WMOD     | .3    | .2          | .1           | .0           | W (1)   | .3 (R)          | No    | Yes   |
| F89H    | 1        | .7    | "0"         | .5           | .4           | ] i     |                 |       |       |
| F8AH    | LPOT     | .3    | .2          | .1           | .0           | R/W     | .3              | Yes   | No    |
|         |          |       | The addre   | ess, F8BH, i | s not mapp   | ed.     |                 |       |       |
| F8CH    | LMOD     | .3    | .2          | .1           | .0           | W       | .3              | No    | Yes   |
| F8DH    |          | .7    | "0"         | .5           | .4           | ]       |                 |       |       |
| F8EH    | LCON     | "0"   | "0"         | .1           | .0           | R/W     | Yes             | Yes   | No    |
|         |          |       | The addre   | ess, F8FH, i | s not mapp   | ed.     |                 |       |       |
| F90H    | TMOD0    | .3    | .2          | "0"          | "0"          | W       | .3              | No    | Yes   |
| F91H    |          | "0"   | .6          | .5           | .4           |         |                 |       |       |
| F92H    | TOE      | "0"   | TOE0        | BOE          | "0"          | R/W     | Yes             | Yes   | No    |
|         |          |       | The addre   | ess, F93H, i | s not mapp   | ed.     |                 |       |       |
| F94H    | TCNT0    | .3    | .2          | .1           | .0           | R       | No No           | No    | Yes   |
| F95H    |          | .7    | .6          | .5           | .4           |         |                 |       |       |
| F96H    | TREF0    | .3    | .2          | .1           | .0           | W       | No              | No    | Yes   |
| F97H    |          | .7    | .6          | .5           | .4           |         |                 |       |       |
| F98H    | WDMOD    | .3    | .2          | .1           | .0           | W       | No              | No    | Yes   |
| F99H    |          | .7    | .6          | .5           | .4           |         |                 |       |       |
| F9AH    | WDFLAG   | WDTCF | "0"         | "0"          | "0"          | W       | Yes             | Yes   | No    |
| F9BH    | IFMOD    | .3    | .2          | .1           | .0           | R/W     | Yes             | Yes   | No    |
| F9CH    | IFCNT0   | .3    | .2          | .1           | .0           | R       | No              | No    | Yes   |
| F9DH    |          | .7    | .6          | .5           | .4           |         |                 |       |       |
| F9EH    | IFCNT1   | .3    | .2          | .1           | .0           | R       | No              | No    | Yes   |
| F9FH    |          | .7    | .6          | .5           | .4           |         |                 |       |       |
|         |          | Th    | e address,  | FA0H-FADH    | I, are not m | napped. |                 |       |       |
| FAEH    | APCON    | .3    | .2          | .1           | .0           | W       | No              | Yes   | No    |

Table 4-1. I/O Map for Memory Bank 15 (Continued)

| Memory Bank 15 |          |         |           |              |            |     | Ade   | dressing M | ode   |
|----------------|----------|---------|-----------|--------------|------------|-----|-------|------------|-------|
| Address        | Register | Bit 3   | Bit 2     | Bit 1        | Bit 0      | R/W | 1-Bit | 4-Bit      | 8-Bit |
| FB0H           | PSW      | IS1     | IS0       | EMB          | ERB        | R/W | Yes   | Yes        | Yes   |
| FB1H           | ]        | C (2)   | SC2       | SC1          | SC0        | R   | No    | No         |       |
| FB2H           | IPR      | IME     | .2        | .1           | .0         | W   | IME   | Yes        | No    |
| FB3H           | PCON     | .3      | .2        | .1           | .0         | W   | No    | Yes        | No    |
| FB4H           | IMOD0    | .3      | "0"       | .1           | .0         | W   | No    | Yes        | No    |
| FB5H           | IMOD1    | "0"     | "0"       | "0"          | .0         | W   | No    | Yes        | No    |
| FB6H           | IMOD2    | "0"     | "0"       | .1           | .0         | W   | No    | Yes        | No    |
| FB7H           | SCMOD    | .3      | .2        | "0"          | .1         | W   | Yes   | No         | No    |
| FB8H           | INT (8)  | IE4     | IRQ4      | IEB          | IRQB       | R/W | Yes   | Yes        | No    |
|                |          |         | The Addre | ess, FB9H, i | s not mapp | ed. |       |            |       |
| FBAH           | INT (A)  | "0"     | "0"       | IEW          | IRQW       | R/W | Yes   | Yes        | No    |
| FBBH           | INT (B)  | IEIF    | IRQIF     | IECE         | IRQCE      |     |       |            |       |
| FBCH           | INT (C)  | "0"     | "0"       | IET0         | IRQT0      |     |       |            |       |
| FBDH           | INT (D)  | "0"     | "0"       | IES          | IRQS       |     |       |            |       |
| FBEH           | INT (E)  | IE1     | IRQ1      | IE0          | IRQ0       |     |       |            |       |
| FBFH           | INT (F)  | "0"     | "0"       | IE2          | IRQ2       |     |       |            |       |
| FC0H           | BSC0     | .3      | .2        | .1           | .0         | R/W | Yes   | Yes        | Yes   |
| FC1H           | BSC1     | .7 (.3) | .6 (.2)   | .5 (.1)      | .4 (.0)    |     |       |            |       |
| FC2H           | BSC2     | .3      | .2        | .1           | .0         |     |       |            | Yes   |
| FC3H           | BSC3     | .7 (.3) | .6 (.2)   | .5 (.1)      | .4 (.0)    |     |       |            |       |
| FC4H           | PLLD0    | .3      | .2        | .1           | .0         | W   | No    | Yes        | Yes   |
| FC5H           | PLLD1    | .7 (.3) | .6 (.2)   | .5 (.1)      | .4 (.0)    |     |       |            |       |
| FC6H           | PLLD2    | .3      | .2        | .1           | .0         | W   | No    | Yes        | Yes   |
| FC7H           | PLLD3    | .7 (.3) | .6 (.2)   | .5 (.1)      | .4 (.0)    |     |       |            |       |
| FC8H           | PLMOD    | .3      | .2        | .1           | .0         | W   | No    | Yes        | No    |
| FC9H           | PLLREF   | .3      | .2        | .1           | .0         | W   | No    | Yes        | No    |

Table 4-1. I/O Map for Memory Bank 15 (Continued)

|         |           | Memory | Bank 15     |           |            |       | Addressing Mode |       |       |
|---------|-----------|--------|-------------|-----------|------------|-------|-----------------|-------|-------|
| Address | Register  | Bit 3  | Bit 2       | Bit 1     | Bit 0      | R/W   | 1-Bit           | 4-Bit | 8-Bit |
| FCAH    | PLLREG    | ULFG   | CEFG        | IFCFG     | "0"        | R     | Yes             | Yes   | No    |
|         |           | The A  | ddress, FC  | BH-FCFH,  | are not ma | pped. |                 |       |       |
| FD0H    | CLMOD     | .3     | "0"         | .1        | .0         | W     | No              | Yes   | No    |
| FD1H    | POFR      | "0"    | "0"         | "0"       | POF        | R/W   | .0              | Yes   | No    |
|         |           | The A  | Address, FD | D2H-FD5H, | are not ma | pped. |                 |       |       |
| FD6H    | PNE       | PNE10  | PNE9        | PNE8      | PNE7       | W     | No              | No    | Yes   |
| FD7H    |           | "0"    | PNE13       | PNE12     | PNE11      |       |                 |       |       |
| FD8H    | ADATA     | .3     | .2          | .1        | .0         | R     | No              | No    | Yes   |
| FD9H    |           | .7     | .6          | .5        | .4         |       |                 |       |       |
| FDAH    | ADMOD     | "0"    | "0"         | .1        | .0         | R/W   | Yes             | Yes   | No    |
| FDBH    | AFLAG (3) | ADSTR  | EOC         | "0"       | ADCLK      | R/W   | Yes             | Yes   | No    |
| FDCH    | PUMOD     | PUR3   | PUR2        | PUR1      | PUR0       | W     | No              | No    | Yes   |
| FDDH    | 1         | "0"    | PUR6        | PUR5      | PUR4       |       |                 |       |       |
|         | •         | The A  | ddress, FD  | EH-FDFH,  | are not ma | pped. |                 | •     | •     |
| FE0H    | SMOD      | .3     | .2          | .1        | .0         | W     | .3              | No    | Yes   |
| FE1H    | ]         | .7     | .6          | .5        | "0"        |       |                 |       |       |
|         |           | The /  | Address, FE | 2H-FE3H,  | are not ma | pped. |                 |       |       |
| FE4H    | SBUF      | .3     | .2          | .1        | .0         | R/W   | No              | No    | Yes   |
| FE5H    |           | .7     | .6          | .5        | .4         |       |                 |       |       |
| FE6H    | PMG0      | PUM0.3 | PUM0.2      | PUM0.1    | PUM0.0     | W     | No              | No    | Yes   |
| FE7H    |           | "0"    | "0"         | "0"       | "0"        |       |                 |       |       |
| FE8H    | PMG1      | PM2.3  | PM2.2       | PM2.1     | PM2.0      |       |                 |       |       |
| FE9H    | 1         | PM3.3  | PM3.2       | PM3.1     | PM3.0      |       |                 |       |       |
| FEAH    | PMG2      | PM4.3  | PM4.2       | PM4.1     | PM4.0      |       |                 |       |       |
| FEBH    |           | PM5.3  | PM5.2       | PM5.1     | PM5.0      |       |                 |       |       |
| FECH    | PMG3      | PM6.3  | PM6.2       | PM6.1     | PM6.0      |       |                 |       |       |
| FEDH    |           | "0"    | "0"         | "0"       | "0"        |       |                 |       |       |
|         |           | The A  | Address, FE | EH-FEFH,  | are not ma | pped. |                 |       |       |

Table 4-1. I/O Map for Memory Bank 15 (Continued)

| Memory Bank 15                          |          |       |       |       |       |     | Add   | dressing M | ode   |
|-----------------------------------------|----------|-------|-------|-------|-------|-----|-------|------------|-------|
| Address                                 | Register | Bit 3 | Bit 2 | Bit 1 | Bit 0 | R/W | 1-Bit | 4-Bit      | 8-Bit |
| FF0H                                    | Port 0   | .3    | .2    | .1    | .0    | R/W | Yes   | Yes        | No    |
| FF1H                                    | Port 1   | .3    | .2    | .1    | .0    | R   |       |            |       |
| FF2H                                    | Port 2   | .3    | .2    | .1    | .0    | R/W | Yes   | Yes        | Yes   |
| FF3H                                    | Port 3   | .3    | .2    | .1    | .0    | R/W |       |            |       |
| FF4H                                    | Port 4   | .3    | .2    | .1    | .0    | R/W | Yes   | Yes        | Yes   |
| FF5H                                    | Port 5   | .3    | .2    | .1    | .0    | R/W |       |            |       |
| FF6H                                    | Port 6   | .3    | .2    | .1    | .0    | R/W | Yes   | Yes        | No    |
| FF7H                                    | Port 7   | .3    | .2    | .1    | .0    | W   |       |            |       |
| FF8H                                    | Port 8   | .3    | .2    | .1    | .0    | W   |       |            |       |
| FF9H                                    | Port 9   | .3    | .2    | .1    | .0    | W   |       |            |       |
| FFAH                                    | Port 10  | .3    | .2    | .1    | .0    | W   |       |            |       |
| FFBH                                    | Port 11  | .3    | .2    | .1    | .0    | W   | Yes   | Yes        | No    |
| FFCH                                    | Port 12  | .3    | .2    | .1    | .0    | W   |       |            |       |
| FFDH                                    | Port 13  | .3    | .2    | .1    | .0    | W   |       |            |       |
| The Address, FFEH-FFFH, are not mapped. |          |       |       |       |       |     |       |            |       |

#### NOTES:

- 1. Bit 3 in the WMOD register is read only.
- The carry flag can be read or written by specific bit manipulation instructions only.
- 3. The ADSTR bit of the AFLAG register is 1-or 4-bit write only, but the EOC bit is 1-or 4-bit read only.

#### **REGISTER DESCRIPTIONS**

In this section, register descriptions are presented in a consistent format to familiarize you with the memory-mapped I/O locations in bank 15 of the RAM. Figure 4-1 describes features of the register description format. Register descriptions are arranged in alphabetical order. Programmers can use this section as a quick-reference source when writing application programs.

Counter registers and reference registers, as well as the stack pointer and port I/O latches, are not included in these descriptions. More detailed information about how these registers are used is included in Part II of this manual, "Hardware Descriptions," in the context of the corresponding peripheral hardware module descriptions.





Figure 4-1. Register Description Format

## **ADMOD**— ADC Mode Register

**FDAH** 

| Bit            | 3  | 2  | 1   | 0   |
|----------------|----|----|-----|-----|
| Identifier     | .3 | .2 | .1  | .0  |
| RESET Value    | 0  | 0  | 0   | 0   |
| Read/Write     | _  | _  | R/W | R/W |
| Bit Addressing | _  | _  | 1/4 | 1/4 |

.3-.2 Bits 3-2

| 0 | Always logic zero |  |
|---|-------------------|--|
|---|-------------------|--|

.1-.0 ADC Analog Input Pin Selection Bits

| 0 | 0 | Select ADC0 (P5.0) as input channel |
|---|---|-------------------------------------|
| 0 | 1 | Select ADC1 (P5.1) as input channel |
| 1 | 0 | Select ADC2 (P5.2) as input channel |
| 1 | 1 | Select ADC3 (P5.3) as input channel |



## **AFLAG** — ADC Flag Register

**FDBH** 

| Bit            | 3     | 2   | 1  | 0     |
|----------------|-------|-----|----|-------|
| Identifier     | ADSTR | EOC | .1 | ADCLK |
| RESET Value    | 0     | 0   | 0  | 0     |
| Read/Write     | W     | R   | _  | W     |
| Bit Addressing | 1/4   | 1/4 | _  | 1/4   |

ADSTR ADC Conversion Start Control Flag

| 1 | Enable ADC (when the ADSTR bit is set to "1", the ADC starts operating and the |
|---|--------------------------------------------------------------------------------|
|   | ADSTR bit is cleared automatically)                                            |

EOC End-of-Conversion Bit (Read-only)

|   | ·                                       |
|---|-----------------------------------------|
| 0 | A/D conversion operation is in progress |
| 1 | A/D conversion operation is complete    |

.1 Bit 1

| ļ | 0 | Always logic zero |
|---|---|-------------------|

ADCLK ADC Clock Source Selection

| 0 | Conversion clock = fxx/2 |
|---|--------------------------|
| 1 | Conversion clock = fxx/4 |

 ${f NOTE:}$  'fxx' stands for the system clock .

### **APCON** — ADC and Port Control Register

**FAEH** 

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | W  | W  | W  | W  |
| Bit Addressing | 4  | 4  | 4  | 4  |

.3 Pin (P5.3) input Selection Bit (ADC input or Normal Port Input)

| 0 | Connect to a normal input block (digital signal input) |
|---|--------------------------------------------------------|
| 1 | Connect to a ADC block (analog signal input)           |

.2 Pin (P5.2) input Selection Bit (ADC input or Normal Port Input)

|   | 0 | Connect to a normal input block (digital signal input) |
|---|---|--------------------------------------------------------|
| Ī | 1 | Connect to a ADC block (analog signal input)           |

.1 Pin (P5.1) input Selection Bit (ADC input or Normal Port Input)

| 0 | Connect to a normal input block (digital signal input) |
|---|--------------------------------------------------------|
| 1 | Connect to a ADC block (analog signal input)           |

.0 Pin (P5.0) input Selection Bit (ADC input or Normal Port Input)

| 0 | Connect to a normal input block (digital signal input) |
|---|--------------------------------------------------------|
| 1 | Connect to a ADC block (analog signal input)           |

**NOTE**: If the specific ports were set as a normal input mode, don't connect an analog signals.



### **BMOD** — Basic Timer Mode Register

F85H

| Bit            | 3   | 2  | 1  | 0  |
|----------------|-----|----|----|----|
| Identifier     | .3  | .2 | .1 | .0 |
| RESET Value    | 0   | 0  | 0  | 0  |
| Read/Write     | W   | W  | W  | _  |
| Bit Addressing | 1/4 | 4  | 4  | _  |

.3 Basic Timer Restart Bit

1 Restart basic timer, then clear IRQB flag, BCNT and BMOD.3 to logic zero

#### .2-.1 Input Clock Frequency and Signal Stabilization Interval Control Bits

| 0 | 0 | Input clock frequency:<br>Signal stabilization interval: | fxx / 2 <sup>12</sup> (1.098 kHz)<br>2 <sup>20</sup> / fxx (233 ms) |
|---|---|----------------------------------------------------------|---------------------------------------------------------------------|
| 0 | 1 | Input clock frequency:<br>Signal stabilization interval: | fxx / 2 <sup>9</sup> (8.789 kHz)<br>2 <sup>17</sup> / fxx (29.1 ms) |
| 1 | 0 | Input clock frequency: Signal stabilization interval:    | fxx / 2 <sup>7</sup> (35.16 kHz)<br>2 <sup>15</sup> / fxx (7.28 ms) |
| 1 | 1 | Input clock frequency: Signal stabilization interval:    | fxx / 2 <sup>5</sup> (140.6 kHz)<br>2 <sup>13</sup> / fxx (1.82 ms) |

| .0 Always logic zero | .0 | 0 | Always logic zero |
|----------------------|----|---|-------------------|
|----------------------|----|---|-------------------|

#### NOTES:

- 1. Signal stabilization interval is the time required to stabilize clock signal oscillation after stop mode is terminated by an interrupt. The stabilization interval can also be interpreted as "Interrupt Interval Time".
- 2. When a system reset occurs, the oscillation stabilization time is 29.1 ms (2<sup>17</sup>/fxx) at 4.5 MHz.
- 3. 'fxx' is the system clock rate given a clock frequency of 4.5 MHz.

## **CLMOD**— Clock Output Mode Register

FD0H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | W  | _  | W  | W  |
| Bit Addressing | 4  | _  | 4  | 4  |

.3 Clock Output Enable Bit

| 0 | Disable clock output |  |
|---|----------------------|--|
| 1 | Enable clock output  |  |

.2 Bit 2

0 Always logic zero

.1 and .0 Clock Source and Frequency Selection Bits

| 0 | 0 | CPU clock source fxx/4, fxx/8, or fxx/64 (1.125 MHz, 562.5 kHz, or 70.312 kHz) |
|---|---|--------------------------------------------------------------------------------|
| 0 | 1 | System clock fxx/8 (562.5 kHz)                                                 |
| 1 | 0 | System clock fxx/16 (281.25 kHz)                                               |
| 1 | 1 | System clock fxx/64 (70.312 kHz)                                               |

**NOTE:** 'fxx' is the system clock at an oscillator frequency of 4.5 MHz.



### IEO, 1, IRQO, 1 — INTO, 1 Interrupt Enable/Request Flags

**FBEH** 

Bit

RESET Value

Read/Write
Bit Addressing

| 3   | 2    | 1   | 0    |
|-----|------|-----|------|
| IE1 | IRQ1 | IE0 | IRQ0 |
| 0   | 0    | 0   | 0    |
| R/W | R/W  | R/W | R/W  |
| 1/4 | 1/4  | 1/4 | 1/4  |

IE1 INT1 Interrupt Enable Flag

| 0 | Disable interrupt requests at the INT1 pin |
|---|--------------------------------------------|
| 1 | Enable interrupt requests at the INT1 pin  |

IRQ1 INT1 Interrupt Request Flag

| _ | Generate INT1 interrupt (This bit is set and cleared by hardware when rising or |
|---|---------------------------------------------------------------------------------|
|   | falling edge detected at INT1 pin.)                                             |

IEO INTO Interrupt Enable Flag

| Ī | 0 | Disable interrupt requests at the INT0 pin |
|---|---|--------------------------------------------|
|   | 1 | Enable interrupt requests at the INT0 pin  |

IRQ0 INT0 Interrupt Request Flag

| _ | Generate INT0 interrupt (This bit is set and cleared automatically by hardware |
|---|--------------------------------------------------------------------------------|
|   | when rising or falling edge detected at INT0 pin.)                             |



### IE2, IRQ2 — INT2 Interrupt Enable/Request Flags

**FBFH** 

| Bit            | 3  | 2  | 1   | 0    |
|----------------|----|----|-----|------|
| Identifier     | .3 | .2 | IE2 | IRQ2 |
| RESET Value    | 0  | 0  | 0   | 0    |
| Read/Write     | _  | _  | R/W | R/W  |
| Bit Addressing | -  | _  | 1/4 | 1/4  |

.3-.2 Bits 3-2

| 0 | Always logic zero |  |
|---|-------------------|--|

IE2 INT2 Interrupt Enable Flag

| 0 | Disable INT2 interrupt requests at the INT2 pin or KS0-KS3 pins. |
|---|------------------------------------------------------------------|
| 1 | Enable INT2 interrupt requests at the INT2 pin or KS0-KS3 pins   |

IRQ2 INT2 Interrupt Request Flag

 Generate INT2 quasi-interrupt (This bit is set and is not cleared automatically by hardware when a rising edge is detected at INT2 or when a rising edge is detected at KS0-KS3 pins.

### IE4, IRQ4 — INT4 Interrupt Enable/Request Flags

FB8H

### IEB, IRQB — INTB Interrupt Enable/Request Flags

FB8H

| Bit            | 3   | 2    | 1   | 0    |
|----------------|-----|------|-----|------|
| Identifier     | IE4 | IRQ4 | IEB | IRQB |
| RESET Value    | 0   | 0    | 0   | 0    |
| Read/Write     | R/W | R/W  | R/W | R/W  |
| Bit Addressing | 1/4 | 1/4  | 1/4 | 1/4  |
|                |     |      |     |      |

IE4 Bit 3

| 0 | Disable INT4 interrupt requests |
|---|---------------------------------|
| 1 | Enable INT4 interrupt requests  |

IRQ4 Bits 2

| 1 | Generate INT4 interrupt (This bit is set and cleared automatically by hardware |
|---|--------------------------------------------------------------------------------|
|   | when the rising and falling edge detected at external INT4 pin)                |

IEB INTB Interrupt Enable Flag

| 0 | Disable INTB interrupt requests |
|---|---------------------------------|
| 1 | Enable INTB interrupt requests  |

IRQB INTB Interrupt Request Flag

| _ | Generate INTB interrupt (This bit is set and cleared automatically by hardware |
|---|--------------------------------------------------------------------------------|
|   | when reference interval signal received from basic timer )                     |



### IECE, IRQCE — INTCE Interrupt Enable/Request Flags

**FBBH** 

### IEIF, IRQIF — INTIF Interrupt Enable/Request Flags

**FBBH** 

| Bit            |
|----------------|
| Identifier     |
| RESET Value    |
| Read/Write     |
| Bit Addressing |

| 3    | 2     | 1    | 0     |
|------|-------|------|-------|
| IEIF | IRQIF | IECE | IRQCE |
| 0    | 0     | 0    | 0     |
| R/W  | R/W   | R/W  | R/W   |
| 1/4  | 1/4   | 1/4  | 1/4   |

IEIF Interrupt Enable Flag

| 0 | ) | Disable INTIF interrupt |
|---|---|-------------------------|
| 1 |   | Enable INTIF interrupt  |

IRQIF IRQIF interrupt Request Flag

| _ | Generate INTIF interrupt (This bit is set and cleared by hardware whenever the |
|---|--------------------------------------------------------------------------------|
|   | specified gate time has elapsed.)                                              |

IECE INTCE Interrupt Enable Flag

| 0 | Disable INTCE interrupt requests at the CE pin |
|---|------------------------------------------------|
| 1 | Enable INTCE interrupt requests at the CE pin  |

IRQCE INTCE Interrupt Request Flag

 Generate INTCE interrupt (This bit is set and cleared by hardware where a falling edge is detected at the CE pin.)

### IES, IRQS — INTS Interrupt Enable/Request Flags

**FBDH** 

| Bit            | 3  | 2  | 1   | 0    |
|----------------|----|----|-----|------|
| Identifier     | .3 | .2 | IES | IRQS |
| RESET Value    | 0  | 0  | 0   | 0    |
| Read/Write     | _  | _  | R/W | R/W  |
| Bit Addressing | _  | _  | 1/4 | 1/4  |

.3 and .2 Not used

| 0 | Always logic zero |  |
|---|-------------------|--|

IES INTS Interrupt Enable Flag

|   | Ta                              |
|---|---------------------------------|
| 0 | Disable INTS interrupt requests |
| 1 | Enable INTS interrupt requests  |

IRQS INTS Interrupt Request Flag

Generate INTS interrupt (This bit is set and cleared by hardware whenever a serial data transfer completion signal is received from the serial I/O interface.)

### IETO, IRQTO — INTTO Interrupt Enable/Request Flags

**FBCH** 

| Bit            | 3  | 2  | 1    | 0     |
|----------------|----|----|------|-------|
| Identifier     | .3 | .2 | IET0 | IRQT0 |
| RESET Value    | 0  | 0  | 0    | 0     |
| Read/Write     | _  | _  | R/W  | R/W   |
| Bit Addressing | _  | _  | 1/4  | 1/4   |

.3-.2 Bits 3-2

| 0 | Always logic zero |  |
|---|-------------------|--|

IETO INTTO Interrupt Enable Flag

|   | ·                                |
|---|----------------------------------|
| 0 | Disable INTT0 interrupt requests |
| 1 | Enable INTT0 interrupt requests  |

IRQT0 INTT0 Interrupt Request Flag

 Generate INTT0 interrupt (This bit is set and cleared automatically by hardware when contents of TCNT0 and TREF0 registers match.)

### IEW, IRQW — INTW Interrupt Enable/Request Flags

**FBAH** 

| Bit            | 3  | 2  | 1   | 0    |
|----------------|----|----|-----|------|
| Identifier     | .3 | .2 | IEW | IRQW |
| RESET Value    | 0  | 0  | 0   | 0    |
| Read/Write     | _  | _  | R/W | R/W  |
| Bit Addressing | _  | -  | 1/4 | 1/4  |

.3-.2 Bits 3-2

|   | 1                 |
|---|-------------------|
| 0 | Always logic zero |

IEW INTW Interrupt Enable Flag

| 0 | Disable INTW interrupt requests |
|---|---------------------------------|
| 1 | Enable INTW interrupt requests  |

IRQW INTW Interrupt Request Flag

Generate INTW interrupt (This bit is set when the timer interval is set to 0.5 seconds or 3.91 milliseconds.)

**NOTE:** Since INTW is a quasi-interrupt, the IRQW flag must be cleared by software.

### IFMOD — IF Counter Mode Register

F9BH

Bit Identifier RESET Value Read/Write Bit Addressing

| _ | 3   | 2   | 1   | 0   |
|---|-----|-----|-----|-----|
|   | .3  | .2  | .1  | .0  |
|   | 0   | 0   | 0   | 0   |
|   | R/W | R/W | R/W | R/W |
|   | 1/4 | 1/4 | 1/4 | 1/4 |

#### .3 and .2

#### **Interrupt Sampling Clock Selection Bits**

| 0 | 0 | IFC is disabled; FMIF/AMIF are pulled down and FMIF/AMIF's feed-back resistor are off.                |
|---|---|-------------------------------------------------------------------------------------------------------|
| 0 | 1 | Enable IFC operation; AMIF pin is selected; FMIF is pulled down and AMIF's feed-back resistor is off. |
| 1 | 0 | Enable IFC operation; FMIF pin is selected; AMIF is pulled down and AMIF's feed-back resistor is off. |
| 1 | 1 | Enable IFC operation; Both AMIF and FMIF are selected.                                                |

#### .1 and .0

#### **Gate Time Selection Bits**

| 0 | 0 | Gate opens in 1-millisecond intervals |
|---|---|---------------------------------------|
| 0 | 1 | Gate opens in 4-millisecond intervals |
| 1 | 0 | Gate opens in 8-millisecond intervals |
| 1 | 1 | Gate remains open continuously        |

## ${\sf IMOD0}$ — External Interrupt 0 (INT0) Mode Register

FB4H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | W  | _  | W  | W  |
| Bit Addressing | 4  | _  | 4  | 4  |

.3 Interrupt Sampling Clock Selection Bit

| 0 | Select CPU clock as a sampling clock                                  |
|---|-----------------------------------------------------------------------|
| 1 | Select sampling clock frequency of the selected system clock (fxx/64) |

.2 Bit 2

| 0 | Always logic zero |
|---|-------------------|

.1-.0 External Interrupt Mode Control Bits

| 0 | 0 | Interrupt requests are triggered by a rising signal edge                 |
|---|---|--------------------------------------------------------------------------|
| 0 | 1 | Interrupt requests are triggered by a falling signal edge                |
| 1 | 0 | Interrupt requests are triggered by both rising and falling signal edges |
| 1 | 1 | Interrupt request flag (IRQ0) cannot be set to logic one                 |

## IMOD1 — External Interrupt 1 (INT1) Mode Register

FB5H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | _  | _  | _  | W  |
| Bit Addressing | _  | _  | _  | 4  |

.3-.1 Bits 3-1

| 0 | Always logic zero |
|---|-------------------|
|---|-------------------|

.0 External Interrupt 1 Edge Detection Control Bit

| 0 | Rising edge detection  |
|---|------------------------|
| 1 | Falling edge detection |

## IMOD2 — External Interrupt 2 (INT2) Mode Register

FB6H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | _  | _  | W  | W  |
| Bit Addressing | _  | _  | 4  | 4  |

.3 and .2 Bit 3-2

| 0 | Always logic zero |
|---|-------------------|
|---|-------------------|

#### .1 and .0 External Interrupt Mode Control Bits

| 0 | 0                                                         | Interrupt requests at INT2 pin triggered by rising edge  |  |
|---|-----------------------------------------------------------|----------------------------------------------------------|--|
| 1 | 0 Interrupt requests at KS2-KS3 triggered by falling edge |                                                          |  |
| 1 | 1                                                         | Interrupt requests at KS0-KS3 triggered by falling edges |  |

### IPR – Interrupt Priority Register

FB2H

| Bit            |
|----------------|
| Identifier     |
| RESET Value    |
| Read/Write     |
| Bit Addressing |

| 3   | 2  | 1  | 0  |
|-----|----|----|----|
| IME | .2 | .1 | .0 |
| 0   | 0  | 0  | 0  |
| W   | W  | W  | W  |
| 1/4 | 4  | 4  | 4  |

IME

#### **Interrupt Master Enable Bit**

|   | 0 | Disable all interrupt processing                     |
|---|---|------------------------------------------------------|
| ſ | 1 | Enable processing for all interrupt service requests |

#### .2-.0

#### **External Interrupt Mode Control Bits**

| 0 | 0 | 0 | Normal interrupt handling according to default priority settings |
|---|---|---|------------------------------------------------------------------|
| 0 | 0 | 1 | Process INTB and INT4 interrupt at highest priority              |
| 0 | 1 | 0 | Process INT0 interrupt at highest priority                       |
| 0 | 1 | 1 | Process INT1 interrupt at highest priority                       |
| 1 | 0 | 0 | Process INTS interrupt at highest priority                       |
| 1 | 0 | 1 | Process INTT0 interrupt at highest priority                      |
| 1 | 1 | 0 | Process INTCE interrupt at highest priority                      |
| 1 | 1 | 1 | Process INTIF interrupt at highest priority                      |

# **LCON** — LCD Output Control Register

F8EH

| Bit            | 3  | 2  | 1   | 0    |
|----------------|----|----|-----|------|
| Identifier     | .3 | .2 | IEW | IRQW |
| RESET Value    | 0  | 0  | 0   | 0    |
| Read/Write     | _  | _  | R/W | R/W  |
| Bit Addressing | _  | _  | 1/4 | 1/4  |

.3 LCD Output Control Test Bit

|   | <u> </u>          |
|---|-------------------|
| 0 | Always logic zero |

.2 Not used

| 0 | Always logic zoro |
|---|-------------------|
| U | Always logic zero |

.1 Port 6 Control Bit

| 0 | Port 6 input enable  |
|---|----------------------|
| 1 | Port 6 input disable |

.0 LCD Output Control Bit

| 0 | LCD output is low and current to dividing registers is cut off |
|---|----------------------------------------------------------------|
| 1 | If LMOD.3 = "0", LCD output Low and display is turned off.     |
|   | If LMOD.3 = "1", output COM and SEG signals in display mode.   |

## ${f LMOD}-{f LCD}$ Mode Control Register

#### F8DH, F8CH

| Bit            |
|----------------|
| Identifier     |
| RESET Value    |
| Read/Write     |
| Bit Addressing |

| 3  | 2  | 1  | 0  | 3   | 2  | 1  | 0  |
|----|----|----|----|-----|----|----|----|
| .7 | .6 | .5 | .4 | .3  | .2 | .1 | .0 |
| 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |
| W  | _  | W  | W  | W   | W  | W  | W  |
| 8  | _  | 8  | 8  | 1/8 | 8  | 8  | 8  |

.7

#### **LCD Voltage Dividing Resistor Selection Bit**

| 0 | Internal dividing resistor |
|---|----------------------------|
| 1 | External dividing resistor |

.6

#### Not used

| 0 | Always | logic | zero |
|---|--------|-------|------|
|---|--------|-------|------|

.5 and .4

#### LCD Clock (LCDCK) Frequency Selection Bits

| 0 | 0 0 32.768 kHz watch timer clock (fw)/2 <sup>9</sup> = 64 |                   |  |  |  |
|---|-----------------------------------------------------------|-------------------|--|--|--|
| 0 | 1 $fw/2^8 = 128 Hz$                                       |                   |  |  |  |
| 1 | 0                                                         | $fw/2^7 = 256 Hz$ |  |  |  |
| 1 | 1                                                         | $fw/2^6 = 512 Hz$ |  |  |  |

.3-.0

#### LCD Disable, LCD Duty and Bias Selection Bits

| 0 | Х | Х | Х | LCD display off    |
|---|---|---|---|--------------------|
| 1 | 0 | 0 | 0 | 1/4 duty, 1/3 bias |
| 1 | 0 | 0 | 1 | 1/3 duty, 1/3 bias |
| 1 | 0 | 1 | 0 | 1/2 duty, 1/2 bias |
| 1 | 0 | 1 | 1 | 1/3 duty, 1/2 bias |
| 1 | 1 | 0 | 0 | Static             |

NOTE: 'x' mean 'don't care'



## **LPOT** – LCD Port Control Register

F8AH

| Bit            | 3   |
|----------------|-----|
| Identifier     | .3  |
| RESET Value    | 0   |
| Read/Write     | W   |
| Bit Addressing | 1/4 |

| 3   | 2  | 1  | 0  |
|-----|----|----|----|
| .3  | .2 | .1 | .0 |
| 0   | 0  | 0  | 0  |
| W   | W  | W  | W  |
| 1/4 | 4  | 4  | 4  |

.3 COM Signal Enable/Disable Bit

| 0 | Enable COM signal  |
|---|--------------------|
| 1 | Disable COM signal |

.2-.0 LCD Port Selection Bits

| 0 | 0 | 0 | Select LCD P7-P13/SEG0-SEG27                            |
|---|---|---|---------------------------------------------------------|
| 0 | 0 | 1 | Select LCD P8-P13/P7 as output port                     |
| 0 | 1 | 0 | Select LCD P9-P13/P7, P8 as output port                 |
| 0 | 1 | 1 | Select LCD P10-P13/P7, P8, P9 as output port            |
| 1 | 0 | 0 | Select LCD P11-P13/P7, P8, P9,P10 as output port        |
| 1 | 0 | 1 | Select LCD P12-P13/P7, P8, P9, P10, P11 as output port  |
| 1 | 1 | 0 | Select LCD P13/P7, P8, P9, P10, P11, P12 as output port |
| 1 | 1 | 1 | All output port (P7-P13)                                |

## **PCON** — Power Control Register

FB3H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | W  | W  | W  | W  |
| Bit Addressing | 4  | 4  | 4  | 4  |

#### .3-.2 CPU Operating Mode Control Bits

| 0 | 0 | Enable normal CPU operating mode |
|---|---|----------------------------------|
| 0 | 1 | Initiate idle power-down mode    |
| 1 | 0 | Initiate stop power-down mode    |

#### .1-.0 CPU Clock Frequency Selection Bits

|   | 0 | 0 | If SCMOD.0 = fx/64; if SCMOD.0 = "1", fxt/4 |  |
|---|---|---|---------------------------------------------|--|
| Ī | 1 | 0 | If SCMOD.0 = fx/8; if SCMOD.0 = "1", fxt/4  |  |
| Ī | 1 | 1 | If SCMOD.0 = fx/4; if SCMOD.0 = "1", fxt/4  |  |

**NOTE:** 'fx' is the main system clock; 'fxt' is the subsystem clock.

### PLLREF - PLL Reference Frequency Selection Register

FC9H

Bit Identifier RESET Value Read/Write Bit Addressing

| 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|
| .3     | .2     | .1     | .0     |
| (note) | (note) | (note) | (note) |
| W      | W      | W      | W      |
| 4      | 4      | 4      | 4      |

.3-.0 Reference Frequency Selection Bits

| 0 | 0 | 0 | 0 | 1-kHz signal    |
|---|---|---|---|-----------------|
| 0 | 0 | 0 | 1 | 3-kHz signal    |
| 0 | 0 | 1 | 0 | 5-kHz signal    |
| 0 | 0 | 1 | 1 | 6.25-kHz signal |
| 0 | 1 | 0 | 0 | 9-kHz signal    |
| 0 | 1 | 0 | 1 | 10-kHz signal   |
| 0 | 1 | 1 | 0 | 12.5-kHz signal |
| 0 | 1 | 1 | 1 | 25-kHz signal   |
| 1 | 0 | 0 | 0 | 50-kHz signal   |
| 1 | 0 | 0 | 1 | 100-kHz signal  |

**NOTE:** If a system reset occurs during operation mode, the current value contained is retained. If a system reset occurs after power-on, the value is undefined.

## PLLREG — PLL Status Register

**FCAH** 

| Bit            | 3      | 2      | 1      | 0      |
|----------------|--------|--------|--------|--------|
| Identifier     | ULFG   | CEFG   | IFCFG  | .0     |
| RESET Value    | (note) | (note) | (note) | (note) |
| Read/Write     | R      | R      | R      | _      |
| Bit Addressing | 1/4    | 1/4    | 1/4    | _      |

ULFG PLL Frequency Synthesizer Locked/Unlocked Status Flag

| 0 | PLL is currently in locked state   |
|---|------------------------------------|
| 1 | PLL is currently in unlocked state |

CEFG CE Pin Level Status Flag

| 0 | CE pin is currently Low level  |
|---|--------------------------------|
| 1 | CE pin is currently High level |

IFCFG IF Counter Gate Open/Close Status Flag

|   | •                       |
|---|-------------------------|
| 0 | Gate is currently open  |
| 1 | Gate is currently close |

.0 Not used

| 0 | Always logic zero |
|---|-------------------|

**NOTE:** When a system reset occurs during operation mode, the value of ULFG is undefined, CEFG is current state of CE is the current state of the CE pin, and IFCFG is "0". When a system reset occurs after power-on, the value of ULFG is undefined, CEFG is the current state of the CE pin, and IFCFG is undefined.



## ${\sf PLMOD}-{\sf PLL}$ Mode Register

FC8H

| Bit            | 3      | 2      | 1      | 0      |
|----------------|--------|--------|--------|--------|
| Identifier     | .3     | .2     | NF     | .0     |
| RESET Value    | (note) | (note) | (note) | (note) |
| Read/Write     | W      | W      | W      | W      |
| Bit Addressing | 4      | 4      | 4      | 4      |

.3 Frequency Division Method Selection Flag

| 0 | Direct method for AM        |
|---|-----------------------------|
| 1 | Pulse swallow method for FM |

.2 PLL Enable/Disable Bit

| 0 | Disable PLL |
|---|-------------|
| 1 | Enable PLL  |

.1 Bit Value To Be Loaded into PLLD0 Register

| NF bit is loaded into the LSB of swallow counter    |
|-----------------------------------------------------|
| 141 bit is loaded lifte the LOB of swallow dodniter |

.0 Select the PLL Operation Voltage

| 0 | Select the PLL operation voltage as 4.0 V to 5.5 V |
|---|----------------------------------------------------|
| 1 | Select the PLL operation voltage as 2.5 V to 3.5 V |

**NOTE:** If a system reset occurs during operation mode, the current value contained is retained. If a system reset occurs after power-on, the value is undefined.

4-31

# PMG0 = Port I/O Mode Control Register (Port 0)

FE7H, FE6H

| Bit            | 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
|----------------|----|----|----|----|-------|-------|-------|-------|
| Identifier     | .7 | .6 | .5 | .4 | PM0.3 | PM0.2 | PM0.1 | PM0.0 |
| RESET Value    | 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0     |
| Read/Write     | _  | _  | _  | _  | W     | W     | W     | W     |
| Bit Addressing | _  | _  | _  | _  | 8     | 8     | 8     | 8     |

| 0 | Always logic zero |
|---|-------------------|
|---|-------------------|

#### PM0.3 P0.3 Mode Selection Bit

|   | 0 | Set P0.3 to input mode  |
|---|---|-------------------------|
| Ī | 1 | Set P0.3 to output mode |

#### PM0.2 P0.2 Mode Selection Bit

| 0 | Set P0.2 to input mode  |
|---|-------------------------|
| 1 | Set P0.2 to output mode |

#### PM0.1 P0.1 Mode Selection Bit

| 0 | Set P0.1 to input mode  |
|---|-------------------------|
| 1 | Set P0.1 to output mode |

#### PM0.0 P0.0 Mode Selection Bit

| 0 | Set P0.0 to input mode  |
|---|-------------------------|
| 1 | Set P0.0 to output mode |

# PMG1 — Port I/O Mode Control Register (Port 2 and Port 3)

FE9H, FE8H

| Bit            | 7                         | 6                        | 5        | 4     | 3     | 2     | 1     | 0     |  |
|----------------|---------------------------|--------------------------|----------|-------|-------|-------|-------|-------|--|
| Identifier     | PM3.3                     | PM3.2                    | PM3.1    | PM3.0 | PM2.3 | PM2.2 | PM2.1 | PM2.0 |  |
| RESET Value    | 0                         | 0                        | 0        | 0     | 0     | 0     | 0     | 0     |  |
| Read/Write     | W                         | W                        | W        | W     | W     | W     | W     | W     |  |
| Bit Addressing | 8                         | 8                        | 8        | 8     | 8     | 8     | 8     | 8     |  |
| PM3.3          | P3.3 Mode Selection Bit   |                          |          |       |       |       |       |       |  |
|                | 0 Se                      | t P3.3 to inp            | ut mode  |       |       |       |       |       |  |
|                |                           | t P3.3 to out            |          |       |       |       |       |       |  |
| PM3.2          | P3.2 Mc                   | de Selectio              | n Bit    |       |       |       |       |       |  |
|                |                           | t P3.2 to inp            |          |       |       |       |       |       |  |
|                | h                         | t P3.2 to out            |          |       |       |       |       |       |  |
| PM3.1          | P3.1 Mc                   | de Selectio              | n Bit    |       |       |       |       |       |  |
|                | 0 Se                      | t P3.1 to inp            | ut mode  |       |       |       |       |       |  |
|                | 1 Se                      |                          |          |       |       |       |       |       |  |
| PM3.0          | P3.0 Mc                   | de Selectio              | n Bit    |       |       |       |       |       |  |
|                | 0 Se                      | t P3.0 to inp            | ut mode  |       |       |       |       |       |  |
|                | 1 Se                      | t P3.0 to out            | put mode |       |       |       |       |       |  |
| PM2.3          | P2.3 Mo                   | de Selectio              | n Bit    |       |       |       |       |       |  |
|                | 0 Se                      | t P2.3 to inp            | ut mode  |       |       |       |       |       |  |
|                | 1 Se                      | t P2.3 to out            | put mode |       |       |       |       |       |  |
| PM2.2          | P2.2 Mc                   | de Selectio              | n Bit    |       |       |       |       |       |  |
|                | 0 Se                      | t P2.2 to inp            | ut mode  |       |       |       |       |       |  |
|                | 1 Se                      | t P2.2 to out            | put mode |       |       |       |       |       |  |
| PM2.1          | P2.1 Mc                   | de Selectio              | n Bit    |       |       |       |       |       |  |
|                | 0 Se                      | 0 Set P2.1 to input mode |          |       |       |       |       |       |  |
|                | 1 Set P2.1 to output mode |                          |          |       |       |       |       |       |  |
| PM2.0          | P0.0 Mode Selection Bit   |                          |          |       |       |       |       |       |  |
|                | 0 Se                      | t P2.0 to inp            | ut mode  |       |       |       |       |       |  |
|                | 1 Se                      | t P2.0 to out            | put mode |       |       |       |       |       |  |



## **PMG2** — Port I/O Mode Selection Register (Port 4 and Port 5)

FEBH, FEAH

| Bit 7 6 5 4 3 2 1                                    | 0                       |  |  |  |  |  |  |  |
|------------------------------------------------------|-------------------------|--|--|--|--|--|--|--|
| Identifier PM5.3 PM5.2 PM5.1 PM5.0 PM4.3 PM4.2 PM4.1 | PM4.0                   |  |  |  |  |  |  |  |
| <b>RESET Value</b> 0 0 0 0 0 0 0                     | 0                       |  |  |  |  |  |  |  |
| Read/Write W W W W W W                               | W                       |  |  |  |  |  |  |  |
| <b>Bit Addressing</b> 8 8 8 8 8 8                    | 8                       |  |  |  |  |  |  |  |
| 5.3 P5.3 Mode Selection Bit                          |                         |  |  |  |  |  |  |  |
| 0 Set P5.3 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P5.3 to output mode                            |                         |  |  |  |  |  |  |  |
| PM5.2 P5.2 Mode Selection Bit                        |                         |  |  |  |  |  |  |  |
| 0 Set P5.2 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P5.2 to output mode                            |                         |  |  |  |  |  |  |  |
| PM5.1 P5.1 Mode Selection Bit                        |                         |  |  |  |  |  |  |  |
| 0 Set P5.1 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P5.1 to output mode                            |                         |  |  |  |  |  |  |  |
| <u> </u>                                             |                         |  |  |  |  |  |  |  |
| PM5.0 P5.0 Mode Selection Bit                        |                         |  |  |  |  |  |  |  |
| 0 Set P5.0 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P5.0 to output mode                            | Set P5.0 to output mode |  |  |  |  |  |  |  |
| PM4.3 P4.3 Mode Selection Bit                        |                         |  |  |  |  |  |  |  |
| 0 Set P4.3 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P4.3 to output mode                            |                         |  |  |  |  |  |  |  |
| PM4.2 P4.2 Mode Selection Bit                        |                         |  |  |  |  |  |  |  |
| 0 Set P4.2 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P4.2 to output mode                            |                         |  |  |  |  |  |  |  |
| PM4.1 P4.1 Mode Selection Bit                        |                         |  |  |  |  |  |  |  |
| 0 Set P4.1 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P4.1 to output mode                            |                         |  |  |  |  |  |  |  |
| PM4.0 P0.0 Mode Selection Bit                        |                         |  |  |  |  |  |  |  |
| 0 Set P4.0 to input mode                             |                         |  |  |  |  |  |  |  |
| 1 Set P4.0 to output mode                            |                         |  |  |  |  |  |  |  |



## PMG3 — Port I/O Mode Selection Register (Port 6)

**P6.0 Mode Selection Bit** 

1

Set P6.0 to input mode

Set P6.0 to output mode

#### FEDH, FECH

| Bit                       | 7                       | 6                       | 5        | 4  | 3     | 2     | 1     | 0     |  |
|---------------------------|-------------------------|-------------------------|----------|----|-------|-------|-------|-------|--|
| Identifier                | .7                      | .6                      | .5       | .4 | PM6.3 | PM6.2 | PM6.1 | PM6.0 |  |
| RESET Value               | 0                       | 0                       | 0        | 0  | 0     | 0     | 0     | 0     |  |
| Read/Write                | -                       | _                       | -        | _  | W     | W     | W     | W     |  |
| Bit Addressing            | _                       | _                       | _        | _  | 8     | 8     | 8     | 8     |  |
| .74                       | Not used                |                         |          |    |       |       |       |       |  |
|                           | 0 Alw                   | ays logic ze            | ro.      |    |       |       |       |       |  |
| PM6.3                     | P6.3 Mod                | le Selectio             | n Bit    |    |       |       |       |       |  |
|                           | 0 Set                   | Set P6.3 to input mode  |          |    |       |       |       |       |  |
|                           | 1 Set                   | Set P6.3 to output mode |          |    |       |       |       |       |  |
| PM6.2                     | P6.2 Mod                | le Selectio             | n Bit    |    |       |       |       |       |  |
|                           | 0 Set                   | P6.2 to inpu            | ut mode  |    |       |       |       |       |  |
| 1 Set P6.2 to output mode |                         |                         |          |    |       |       |       |       |  |
| PM6.1                     | P6.1 Mode Selection Bit |                         |          |    |       |       |       |       |  |
|                           | 0 Set                   | Set P6.1 to input mode  |          |    |       |       |       |       |  |
|                           | 1 Set                   | P6.1 to out             | out mode | ·  | ·     | ·     | ·     |       |  |

PM6.0

MEMORY MAP KS57C3316/P3316

# PNE — Port Open-Drain Enable Register

FD7H, FD6H

| Bit            | 7        | 6                                 | 5            | 4          | 3        | 2    | 1    | 0        |
|----------------|----------|-----------------------------------|--------------|------------|----------|------|------|----------|
| Identifier     | .7       | 7 PNE13                           | PNE12        | PNE11      | PNE10    | PNE9 | PNE8 | PNE7     |
| RESET Value    | 0        | 0                                 | 0            | 0          | 0        | 0    | 0    | 0        |
| Read/Write     | _        | - W                               | W            | W          | W        | W    | W    | W        |
| Bit Addressing | -        | - 8                               | 8            | 8          | 8        | 8    | 8    | 8        |
| .7             | Not u    | used                              |              |            |          |      |      |          |
|                | 0        | Always logic ze                   | ero          |            |          |      |      |          |
| PNE13          | Port     | 13 N-Channel                      | Open-Drai    | n Configur | able Bit |      |      |          |
| -              | 0        | Push-pull outpu                   | -            |            |          |      |      |          |
|                | 1        | N-channel oper                    |              | ut         |          |      |      |          |
| PNE12          | Dow      | 40 N Channal                      | Onen Drei    | - Cantinum | abla Dit |      |      |          |
| PNE12          |          | 12 N-Channel                      | •            | n Configur | able Bit |      |      |          |
|                | 0        | Push-pull outpu<br>N-channel oper |              | ı <b>+</b> |          |      |      |          |
|                | _ ' _ [  | N-Charmer oper                    | i-drain outp | ut         |          |      |      |          |
| PNE11          | Port     | 11 N-Channel                      | Open-Drai    | n Configur | able Bit |      |      |          |
|                | 0        | Push-pull outpu                   | ıt           |            |          |      |      |          |
|                | 1        | N-channel oper                    | n-drain outp | ut         |          |      |      |          |
| PNE10          | Port     | 10 N-Channel                      | Open-Drai    | n Configur | able Bit |      |      |          |
|                | 0        | Push-pull outpu                   | -            |            |          |      |      |          |
|                | 1        | N-channel oper                    |              | ut         |          |      |      |          |
|                |          |                                   |              |            |          |      |      | <u>.</u> |
| PNE9           | Г        | 9 N-Channel C                     | -            | Configura  | ble Bit  |      |      |          |
|                | 0        | Push-pull outpu                   |              |            |          |      |      |          |
|                | 1        | N-channel oper                    | n-drain outp | ut         |          |      |      |          |
| PNE8           | Port     | 8 N-Channel C                     | pen-Drain    | Configura  | ble Bit  |      |      |          |
|                | 0        | Push-pull outpu                   | ıt           |            |          |      |      |          |
|                | 1        | N-channel oper                    | n-drain outp | ut         |          |      |      |          |
| PNE7           | Port     | 7 N-Channel C                     | nen-Drain    | Configura  | ble Bit  |      |      |          |
|                | 0        | Push-pull outpu                   | -            | Jonnigura  |          |      |      |          |
|                | $\vdash$ | . son pan oatpo                   |              |            |          |      |      |          |

N-channel open-drain output



KS57C3316/P3316 MEMORY MAP

# **POFR** — Power On Flag Register

FD1H

| Bit            | 3  | 2  | 1  | 0   |
|----------------|----|----|----|-----|
| Identifier     | .3 | .2 | .1 | POF |
| RESET Value    | 0  | 0  | 0  | (1) |
| Read/Write     | -  | _  | -  | R/W |
| Bit Addressing | _  | -  | _  | 1/4 |
|                |    |    |    |     |

.3-.1 Bit 3-1

0 Always logic zero

POF Power-On Flag

1 Set automatically when a power-on occurs

### NOTES:

1. If a system reset occurs during operation mode, the current value contained is retained. If a system reset occurs after power-on the value is "1".

2. The POF bit is read initially to check whether or not power has been turned on. It can be cleared by using BITR instruction.

MEMORY MAP KS57C3316/P3316

## PSW — Program Status Word

FB1H, FB0H

| Bit            | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Identifier     | С   | SC2 | SC1 | SC0 | IS1 | IS0 | EMB | ERB |
| RESET Value    | (1) | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Read/Write     | R/W | R   | R   | R   | R/W | R/W | R/W | R/W |
| Bit Addressing | (2) | 8   | 8   | 8   | 1/4 | 1/4 | 1   | 1   |

C Carry Flag

| 0 | No overflow or borrow condition exists |
|---|----------------------------------------|
| 1 | An overflow or borrow condition exists |

SC2-SC0 Skip Condition Flags

| C | ) | No skip condition exists; no direct manipulation of these bits is allowed |
|---|---|---------------------------------------------------------------------------|
| 1 |   | A skip condition exists; no direct manipulation of these bits is allowed  |

IS1, IS0 Interrupt Status Flags

| 0 | 0 | Service all interrupt requests                                                                        |
|---|---|-------------------------------------------------------------------------------------------------------|
| 0 | 1 | Service only the highest priority interrupt(s) as determined in the interrupt priority register (IPR) |
| 1 | 0 | Do not service any more interrupt requests                                                            |
| 1 | 1 | Undefined                                                                                             |

EMB Enable Data Memory Bank Flag

|   | Restrict program access to data memory to bank 15 (F80H-FFFH) and to the locations 000H-07FH in the bank 0 only |
|---|-----------------------------------------------------------------------------------------------------------------|
| 1 | Enable full access to data memory banks 0, 1 and 15                                                             |

ERB Enable Register Bank Flag

| 0 | Select register bank 0 as working register area                                                                                    |
|---|------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Select register banks 0, 1, 2, or 3 as working register area in accordance with the select register bank (SRB) instruction operand |

### NOTES:

- 1. The value of the carry flag after a system reset occurs during normal operation is undefined. If a system reset occurs during power-down mode (IDLE or STOP), the current value of the carry flag is retained.
- 2. The carry flag can only be addressed by a specific set of 1-bit manipulation instructions. See Section 2 for detailed information.



KS57C3316/P3316 MEMORY MAP

#### **PUMOD** — Pull-Up Resistor Mode Register FDDH, FDCH Bit 7 6 5 4 3 2 0 Identifier .5 .2 .7 .6 .4 .3 .1 .0 0 0 **RESET Value** 0 0 0 0 0 0 Read/Write W W W W W W W Bit Addressing 8 .7 Bit 7 Always logic zero .6 Connect/Disconnect Port 6 Pull-up Resistor Control Bit Disconnect port 6 pull-up resistor Connect port 6 pull-up resistor .5 Connect/Disconnect Port 5 Pull-up Resistor Control Bit Disconnect port 5 pull-up resistor Connect port 5 pull-up resistor .4 Connect/Disconnect Port 4 Pull-up Resistor Control Bit Disconnect port 4 pull-up resistor Connect port 4 pull-up resistor Connect/Disconnect Port 3 Pull-up Resistor Control Bit .3 Disconnect port 3 pull-up resistor 1 Connect port 3 pull-up resistor Connect/Disconnect Port 2 Pull-up Resistor Control Bit .2 Disconnect port 2 pull-up resistor Connect port 2 pull-up resistor Connect/Disconnect Port 1 Pull-up Resistor Control Bit .1 Disconnect port 1 pull-up resistor Connect port 1 pull-up resistor .0 Connect/Disconnect Port 0 Pull-up Resistor Control Bit

NOTE: Pull-up resistors for all I/O ports are automatically disabled when they are configured to output mode.

Disconnect port 0 pull-up resistor

Connect port 0 pull-up resistor

1

MEMORY MAP KS57C3316/P3316

## **SCMOD** — System Clock Mode Control Register

FB7H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | W  | W  | _  | W  |
| Bit Addressing | 1  | 1  | _  | 1  |

### .3, .2 and .0

### **CPU Clock Selection and Main System Clock Oscillation Control Bits**

| 0 | 0 | 0 | Select main system clock (fx); enable main system clock  |
|---|---|---|----------------------------------------------------------|
| 0 | 1 | 0 | Select main system clock (fx); disable sub system clock  |
| 0 | 0 | 1 | Select sub system clock (fxt); enable main system clock  |
| 1 | 0 | 1 | Select sub system clock (fxt); disable main system clock |

|   | • • |                   |
|---|-----|-------------------|
| 0 | )   | Always logic zero |

**NOTE:** SCMOD bits 3 and 0 cannot be modified simultaneously by a 4-bit instruction; they can only be modified by separate 1-bit instructions.

KS57C3316/P3316 MEMORY MAP

# **SMOD** — Serial I/O Mode Register

FE1H, FE0H

| Bit            |
|----------------|
| Identifier     |
| RESET Value    |
| Read/Write     |
| Bit Addressing |

| 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0  |
|----|----|----|----|-----|----|----|----|
| .7 | .6 | .5 | .4 | .3  | .2 | .1 | .0 |
| 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |
| W  | W  | W  | _  | W   | W  | W  | W  |
| 8  | 8  | 8  | _  | 1/8 | 8  | 8  | 8  |

.7-.5

### **CPU Clock Selection and Main System Clock Oscillation Control Bits**

| 0 | 0 | 0 | Use an external clock at the SCK pin;<br>Enable SBUF when SIO operation is halted or when SCK goes High                                      |
|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | 0 | 1 | Use the TOL0 clock from timer/counter 0;<br>Enable SBUF when SIO operation is halted or when SCK goes High                                   |
| 0 | 1 | Х | Use the selected CPU clock (fxx.4,8, or 64; 'fxx' is the system clock) then, enable SBUF read/write operation. 'x' means 'don't care'.       |
| 1 | 0 | 0 | 4.39-kHz clock (fxx/2 <sup>10</sup> )                                                                                                        |
| 1 | 1 | 1 | 281-kHz clock (fxx/2 <sup>4</sup> ); NOTE: You cannot select a fxx/2 <sup>4</sup> clock frequency if you have selected a CPU clock of fxx/64 |

.4

### Not used

0 Always logic zero

.3

### Serial I/O Start Bit

1 Clear IRQS flag and 3-bit clock counter to logic zero; then initiate serial transmission. When SIO transmission starts, this bit is cleared by hardware to logic zero.

.2

### SIO Data Shifter and Clock Counter Enable/Disable Bit

| 0 | Disable the data shifter and clock counter; the contents of IRQS flag is retained when serial transmission is completed.         |
|---|----------------------------------------------------------------------------------------------------------------------------------|
| 1 | Enable the data shifter and clock counter; the contents of IRQS flag is set to logic one, when serial transmission is completed. |

.1

### **Serial I/O Transmission Mode Selection Bit**

| 0 | Receive-only mode         |  |
|---|---------------------------|--|
| 1 | Transmit-and-receive mode |  |

.0

### LSB/MSB Transmission Mode Selection Bit

| 0 | Transmit the most significant bit (MSB) first |
|---|-----------------------------------------------|
| 1 | Transmit the most significant bit (LSB) first |



**NOTE:** All frequency given in kHz assume a system clock of 4.5 MHz.

## **TMOD0** — Timer/Counter 0 Mode Register

F91H, F90H

| 3  | 2                 |
|----|-------------------|
| .7 | .6                |
| 0  | 0                 |
| _  | W                 |
| _  | 8                 |
|    | 3<br>.7<br>0<br>- |

| 3  | 2  | 1  | 0  | 3   | 2  | 1  | 0  |
|----|----|----|----|-----|----|----|----|
| .7 | .6 | .5 | .4 | .3  | .2 | .1 | .0 |
| 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |
| -  | W  | W  | W  | W   | W  | -  | _  |
| _  | 8  | 8  | 8  | 1/8 | 8  | _  | _  |

.7 Not used

| 0 | Always logic zero |
|---|-------------------|
| 0 | Always logic zero |

.6-.4 Timer 0 Input Clock Selection Bits

| 0 | 0 | 0 | External clock input at TCL0 pin on rising edge                   |  |
|---|---|---|-------------------------------------------------------------------|--|
| 0 | 0 | 1 | External clock input at TCL0 pin on falling edge                  |  |
| 1 | 0 | 0 | Internal system clock (fxx) of 4.5 MHz/2 <sup>10</sup> (4.39 kHz) |  |
| 1 | 0 | 1 | Select clock: fxx/2 <sup>6</sup> (70.3 kHz at 4.5 MHz)            |  |
| 1 | 1 | 0 | Select clock: fxx/2 <sup>4</sup> (281 kHz at 4.5 MHz)             |  |
| 1 | 1 | 1 | elect clock: fxx/ (4.5 MHz)                                       |  |

.3 Clear Counter and Resume Counting Control Bit

| 1 | Clear TCNT0, IRQT0, and TOL0 resume counting immediately  |
|---|-----------------------------------------------------------|
|   | (This bit is cleared automatically when counting starts.) |

.2 Timer/Counter 0 Enable/Disable Bit

| 0 | Disable timer/counter 0; retain TCNT0 contents |
|---|------------------------------------------------|
| 1 | Enable timer/counter 0                         |

.1-.0 Not used

| 0 | Always logic zero |
|---|-------------------|

KS57C3316/P3316 MEMORY MAP

# ${f TOE}$ — Timer Output Enable Flag Register

F92H

| Bit            | 3  | 2    | 1   | 0  |
|----------------|----|------|-----|----|
| Identifier     | .3 | TOE0 | BOE | .0 |
| RESET Value    | 0  | 0    | 0   | 0  |
| Read/Write     | _  | R/W  | R/W | _  |
| Bit Addressing | _  | 1/4  | 1/4 | _  |

.3 Not used

0 Always logic zero

TOE0 Timer/Counter 0 Output Enable Flag

| 0 | Disable timer/counter 0 output at the TCLO0 pin |
|---|-------------------------------------------------|
| 1 | Enable timer/counter 0 output at the TCLO0 pin  |

BOE Basic Timer Output Enable Flag

| 0 | Disable basic timer output at the BTCO pin |
|---|--------------------------------------------|
| 1 | Enable basic timer output at the BTCO pin  |

.0 Not used

| 0 | Always logic zero |  |  |
|---|-------------------|--|--|
|---|-------------------|--|--|

MEMORY MAP KS57C3316/P3316

# **WDFLAG** — Watchdog Timer Counter Clear Flag Register

F9AH

| Bit                                     | 3     | 2  | 1  | 0  | _ |
|-----------------------------------------|-------|----|----|----|---|
| Identifier                              | WDTCF | .2 | .1 | .0 |   |
| RESET Value                             | 0     | 0  | 0  | 0  | - |
| Read/Write                              | W     | _  | _  | _  |   |
| Bit Addressing                          | 1/4   | _  | _  | _  |   |
| WDTCF Watchdog Timer Counter Clear Flag |       |    |    |    |   |
|                                         | 4 01  |    |    |    |   |

1 Clears the watchdog timer counter

.2-.0 Bits 2-0

0 Always logic zero

**NOTE:** After watchdog timer is cleared by writing "1", this bit is cleared to "0" automatically. Instruction that clear the watchdog timer ("BITS WDTCF") should be executed at proper points in a program within a given period. If not executed within a given period and watchdog timer overflows, A system reset is generated internally and system is restarted with reset status.

KS57C3316/P3316 MEMORY MAP

## **WDMOD** — Watchdog Timer Mode Register

## F99H, F98H

| Bit            | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|----|----|----|----|
| Identifier     | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| RESET Value    | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  |
| Read/Write     | W  | W  | W  | W  | W  | W  | W  | W  |
| Bit Addressing | 8  | 8  | 8  | 8  | 8  | 8  | 8  | 8  |

WDMOD

### **Watchdog Timer Enable/Disable Control**

| 5AH             | Disable watchdog timer function |
|-----------------|---------------------------------|
| Any other value | Enable watchdog timer function  |

MEMORY MAP KS57C3316/P3316

# **WMOD** — Watch Timer Mode Register

F89H, F88H

| Bit            | 7  | 6  | 5  | 4  | 3      | 2  | 1  | 0  |
|----------------|----|----|----|----|--------|----|----|----|
| Identifier     | .7 | .6 | .5 | .4 | .3     | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  | (note) | 0  | 0  | 0  |
| Read/Write     | W  | _  | W  | W  | R      | W  | W  | W  |
| Bit Addressing | 8  | _  | 8  | 8  | 1      | 8  | 8  | 8  |

.7 Enable/Disable Buzzer Output Bit

| 0 | Disable buzzer (BUZ) signal output |
|---|------------------------------------|
| 1 | Enable buzzer (BUZ) signal output  |

.6 Bit 6

| Ī | 0 | Always logic zero   |
|---|---|---------------------|
| ı | 0 | 7 ilways logic zero |

.5-.4 Output Buzzer Frequency Selection Bits

| 0 | 0 | 2 kHz buzzer (BUZ) signal output  |
|---|---|-----------------------------------|
| 0 | 1 | 4 kHz buzzer (BUZ) signal output  |
| 1 | 0 | 8 kHz buzzer (BUZ) signal output  |
| 1 | 1 | 16 kHz buzzer (BUZ) signal output |

.3 XT<sub>IN</sub> Input Level Control Bit

| 0 | Input level to XT <sub>in</sub> pin is low; 1-bit read-only addressable for tests  |
|---|------------------------------------------------------------------------------------|
| 1 | Input level to XT <sub>in</sub> pin is high; 1-bit read-only addressable for tests |

.2 Enable/Disable Watch Timer Bit

| 0 | Disable watch timer and clear frequency dividing circuits |
|---|-----------------------------------------------------------|
| 1 | Enable watch timer                                        |

.1 Watch Timer Speed Control Bit

| 0 | Normal speed; set IRQW to 0.5 seconds     |
|---|-------------------------------------------|
| 1 | High-speed operation; set IRQW to 3.91 ms |

.0 Watch Timer Clock Selection Bit

| 0 | Select system clock (fxx)/128 as the watch timer clock |
|---|--------------------------------------------------------|
| 1 | Select a subsystem clock as the watch timer clock      |

**NOTE:** A system reset sets WMOD.3 to the current input level of the subsystem clock, XT<sub>IN</sub>. If the input level is high, WMOD.3 is set to logic one; if low, WMOD.3 is cleared to zero along with all the other bits in the WMOD register.



# 5

## **SAM47 INSTRUCTION SET**

### **OVERVIEW**

The SAM47 instruction set includes 1-bit, 4-bit, and 8-bit instructions for data manipulation, logical and arithmetic operations, program control, and CPU control. I/O instructions for peripheral hardware devices are flexible and easy to use. Symbolic hardware names can be substituted as the instruction operand in place of the actual address. Other important features of the SAM47 instruction set include:

- 1-byte referencing of long instructions (REF instruction)
- Redundant instruction reduction (string effect)
- Skip feature for ADC and SBC instructions

Instruction operands conform to the operand format defined for each instruction. Several instructions have multiple operand formats.

Predefined values or labels can be used as instruction operands when addressing immediate data. Many of the symbols for specific registers and flags may also be substituted as labels for operations such DA, mema, memb, b, and so on. Using instruction labels can greatly simplify program writing and debugging tasks.

### INSTRUCTION SET FEATURES

In this Chapter, the following SAM47 instruction set features are described in detail:

- Instruction reference area
- Instruction redundancy reduction
- Flexible bit manipulation
- ADC and SBC instruction skip condition



### **Instruction Reference Area**

Using the 1-byte REF (Reference) instruction, you can reference instructions stored in addresses 0020H-007FH of program memory (the REF instruction look-up table). The location referenced by REF may contain either two 1-byte instructions or a single 2-byte instruction. The starting address of the instruction being referenced must always be an even number.

3-byte instructions such as JP or CALL may also be referenced using REF. To reference these 3-byte instructions, the 2-byte pseudo commands TJP and TCALL must be written in the reference.

The PC is not incremented when a REF instruction is executed. After it executes, the program's instruction execution sequence resumes at the address immediately following the REF instruction. By using REF instructions to execute instructions larger than one byte, as well as branches and subroutines, you can reduce the program size. To summarize, the REF instruction can be used in three ways:

- Using the 1-byte REF instruction to execute one 2-byte or two 1-byte instructions;
- Branching to any location by referencing a branch address that is stored in the look-up table;
- Calling subroutines at any location by referencing a call address that is stored in the look-up table.

If necessary, a REF instruction can be circumvented by means of a skip operation prior to the REF in the execution sequence. In addition, the instruction immediately following a REF can also be skipped by using an appropriate reference instruction or instructions.

Two-byte instructions can be referenced by using a REF instruction. (An exception is XCH A,DA\*) If the MSB value of the first 1-byte instruction in the reference area is "0", the instruction cannot be referenced by a REF instruction. Therefore, if you use REF to reference two 1-byte instructions stored in the reference area, specific combinations must be used for the first and second 1-byte instruction. These combinations are described in Table5-1.

| First 1-Byte Instruction |         | Second 1-By | te Instruction |
|--------------------------|---------|-------------|----------------|
| Instruction              | Operand | Instruction | Operand        |
| LD                       | A,#im   | INCS*       | R              |
|                          |         | INCS        | RRb            |
|                          |         | DECS*       | R              |
| LD                       | A,@RRq  | INCS*       | R              |
|                          |         | INCS        | RRb            |
|                          |         | DECS*       | R              |
| LD                       | @HL,A   | INCS*       | R              |
|                          |         | INCS        | RRb            |
|                          |         | DECS*       | R              |

**NOTE:** If the MSB value of the first one-byte binary code in instruction is "0", the instruction cannot be referenced by a REF instruction.



### **Reducing Instruction Redundancy**

When redundant instructions such as LD A,#im and LD EA,#imm are used consecutively in a program sequence, only the first instruction is executed. The redundant instructions which follow are ignored, that is, they are handled like a NOP instruction. When LD HL,#imm instructions are used consecutively, redundant instructions are also ignored.

In the following example, only the 'LD A, #im' instruction will be executed. The 8-bit load instruction which follows it is interpreted as redundant and is ignored:

LD A,#im ; Load 4-bit immediate data (#im) to accumulator LD EA,#imm ; Load 8-bit immediate data (#imm) to extended

accumulator

In this example, the statements 'LD A,#2H' and 'LD A,#3H' are ignored:

BITR EMB

LD A,#1H ; Execute instruction

If consecutive LD HL, #imm instructions (load 8-bit immediate data to the 8-bit memory pointer pair, HL) are detected, only the first LD is executed and the LDs which immediately follow are ignored. For example,

LD HL,#10H ;  $HL \leftarrow 10H$ 

LD HL,#20H ; Ignore, redundant instruction

LD A,#3H ;  $A \leftarrow 3H$ 

LD EA,#35H ; Ignore, redundant instruction

LD @HL,A ;  $(10H) \leftarrow 3H$ 

If an instruction reference with a REF instruction has a redundancy effect, the following conditions apply:

- If the instruction preceding the REF has a redundancy effect, this effect is canceled and the referenced instruction is not skipped.
- If the instruction following the REF has a redundancy effect, the instruction following the REF is skipped.

## PROGRAMMING TIP — Example of the Instruction Redundancy Effect

ORG 0020H
ABC LD EA,#30H ; Stored in REF instruction reference area

ORG 0080H

•

LD EA,#40H ; Redundancy effect is encountered

REF ABC ; No skip (EA  $\leftarrow$  #30H)

•

REF ABC ; EA ← #30H

LD EA,#50H ; Skip



### Flexible Bit Manipulation

In addition to normal bit manipulation instructions like set and clear, the SAM47 instruction set can also perform bit tests, bit transfers, and bit Boolean operations. Bits can also be addressed and manipulated by special bit addressing modes. Three types of bit addressing are supported:

- mema.b
- memb.@L
- @H+DA.b

The parameters of these bit addressing modes are described in more detail in Table 5-2.

Table 5-2. Bit Addressing Modes and Parameters

| Addressing Mode | Addressable Peripherals                 | Address Range                                                                 |
|-----------------|-----------------------------------------|-------------------------------------------------------------------------------|
| mema.b          | ERB, EMB, IS1, IS0, IEx, IRQx           | FB0H–FBFH                                                                     |
|                 | Ports 1, 2, 3, 4, 5, 6, 8, 9            | FF0H-FFFH                                                                     |
| memb.@L         | Ports 1, 2, 3, 4, 5, 6, 8, 9 and BSC    | FC0H-FFFH                                                                     |
| @H+DA.b         | All bit-manipulable peripheral hardware | All bits of the memory bank specified by EMB and SMB that are bit-manipulable |

### **Instructions Which Have Skip Conditions**

The following instructions have a skip function when an overflow or borrow occurs:

| XCHI | INCS |
|------|------|
| XCHD | DECS |
| LDI  | ADS  |
| LDD  | SBS  |

If there is an overflow or borrow from the result of an increment or decrement, a skip signal is generated and a skip is executed. However, the carry flag value is unaffected.

The instructions BTST, BTSF, and CPSE also generate a skip signal and execute a skip when they meet a skip condition, and the carry flag value is also unaffected.

### Instructions Which Affect the Carry Flag

The only instructions which do not generate a skip signal, but which do affect the carry flag are as follows:

| ADC | LDB  | C,(operand) |
|-----|------|-------------|
| SBC | BAND | C,(operand) |
| SCF | BOR  | C,(operand) |
| RCF | BXOR | C,(operand) |
| CCF |      |             |



### **ADC and SBC Instruction Skip Conditions**

The instructions 'ADC A,@HL' and 'SBC A,@HL' can generate a skip signal, and set or clear the carry flag, when they are executed in combination with the instruction 'ADS A,#im'.

If an 'ADS A,#im' instruction immediately follows an 'ADC A,@HL' or 'SBC A,@HL' instruction in a program sequence, the ADS instruction does not skip the instruction following ADS, even if it has a skip function. If, however, an 'ADC A,@HL' or 'SBC A,@HL' instruction is immediately followed by an 'ADS A,#im' instruction, the ADC (or SBC) skips on overflow (or if there is no borrow) to the instruction immediately following the ADS, and program execution continues. Table 5-3 contains additional information and examples of the 'ADC A,@HL' and 'SBC A,@HL' skip feature.

Table 5-3. Skip Conditions for ADC and SBC Instructions

|                                      | nple<br>Sequences | If the result of instruction 1 is: | Then, the execution sequence is: | Reason                                                         |
|--------------------------------------|-------------------|------------------------------------|----------------------------------|----------------------------------------------------------------|
| ADC A,@HL<br>ADS A,#im<br>xxx<br>xxx | 1<br>2<br>3<br>4  | Overflow  No overflow              | 1, 3, 4<br>1, 2, 3, 4            | ADS cannot skip instruction 3, even if it has a skip function. |
| SBC A,@HL<br>ADS A,#im<br>xxx<br>xxx | 1<br>2<br>3<br>4  | Borrow No borrow                   | 1, 2, 3, 4<br>1, 3, 4            | ADS cannot skip instruction 3, even if it has a skip function. |

## **SYMBOLS AND CONVENTIONS**

Table 5-4. Data Type Symbols

| Symbol | Data Type                        |  |
|--------|----------------------------------|--|
| d      | Immediate data                   |  |
| а      | Address data                     |  |
| b      | Bit data                         |  |
| r      | Register data                    |  |
| f      | Flag data                        |  |
| i      | Indirect addressing data         |  |
| t      | $memc \times 0.5$ immediate data |  |

Table 5-5. Register Identifiers

| Full Register Name          | ID                     |
|-----------------------------|------------------------|
| 4-bit accumulator           | Α                      |
| 4-bit working registers     | E, L, H, X, W,<br>Z, Y |
| 8-bit extended accumulator  | EA                     |
| 8-bit memory pointer        | HL                     |
| 8-bit working registers     | WX, YZ, WL             |
| Select register bank 'n'    | SRB n                  |
| Select memory bank 'n'      | SMB n                  |
| Carry flag                  | С                      |
| Program status word         | PSW                    |
| Port 'n'                    | Pn                     |
| 'm'-th bit of port 'n'      | Pn.m                   |
| Interrupt priority register | IPR                    |
| Enable memory bank flag     | EMB                    |
| Enable register bank flag   | ERB                    |

**Table 5-6. Instruction Operand Notation** 

| Symbol | Definition                             |
|--------|----------------------------------------|
| DA     | Direct address                         |
| @      | Indirect address prefix                |
| src    | Source operand                         |
| dst    | Destination operand                    |
| (R)    | Contents of register R                 |
| .b     | Bit location                           |
| im     | 4-bit immediate data (number)          |
| imm    | 8-bit immediate data (number)          |
| #      | Immediate data prefix                  |
| ADR    | 000H-1FFFH immediate address           |
| ADRn   | 'n' bit address                        |
| R      | A, E, L, H, X, W, Z, Y                 |
| Ra     | E, L, H, X, W, Z, Y                    |
| RR     | EA, HL, WX, YZ                         |
| RRa    | HL, WX, WL                             |
| RRb    | HL, WX, YZ                             |
| RRc    | WX, WL                                 |
| mema   | FB0H-FBFH, FF0H-FFFH                   |
| memb   | FC0H-FFFH                              |
| memc   | Code direct addressing:<br>0020H-007FH |
| SB     | Select bank register (8 bits)          |
| XOR    | Logical exclusive-OR                   |
| OR     | Logical OR                             |
| AND    | Logical AND                            |
| [(RR)] | Contents addressed by RR               |



### **OPCODE DEFINITIONS**

Table 5-7. Opcode Definitions (Direct)

| Register | r2 | r1 | r0 |
|----------|----|----|----|
| Α        | 0  | 0  | 0  |
| E        | 0  | 0  | 1  |
| L        | 0  | 1  | 0  |
| Н        | 0  | 1  | 1  |
| X        | 1  | 0  | 0  |
| W        | 1  | 0  | 1  |
| Z        | 1  | 1  | 0  |
| Υ        | 1  | 1  | 1  |
| EA       | 0  | 0  | 0  |
| HL       | 0  | 1  | 0  |
| WX       | 1  | 0  | 0  |
| YZ       | 1  | 1  | 0  |

**Table 5-8. Opcode Definitions (Indirect)** 

| Register | i2 | i1 | i0 |
|----------|----|----|----|
| @HL      | 1  | 0  | 1  |
| @WX      | 1  | 1  | 0  |
| @WL      | 1  | 1  | 1  |

i = Immediate data for indirect addressing

r = Immediate data for register

### CALCULATING ADDITIONAL MACHINE CYCLES FOR SKIPS

A machine cycle is defined as one cycle of the selected CPU clock. Three different clock rates can be selected using the PCON register.

In this document, the letter 'S' is used in tables when describing the number of additional machine cycles required for an instruction to execute, given that the instruction has a skip function ('S' = skip). The addition number of machine cycles that will be required to perform the skip usually depends on the size of the instruction being skipped — whether it is a 1-byte, 2-byte, or 3-byte instruction. A skip is also executed for SMB and SRB instructions.

The values in additional machine cycles for 'S' for the three cases in which skip conditions occur are as follows:

Case 1: No skip S = 0 cycles Case 2: Skip is 1-byte or 2-byte instruction S = 1 cycle Case 3: Skip is 3-byte instruction S = 2 cycles

**NOTE:** REF instructions are skipped in one machine cycle.

### **HIGH-LEVEL SUMMARY**

This Chapter contains a high-level summary of the SAM47 instruction set in table format. The tables are designed to familiarize you with the range of instructions that are available in each instruction category.

These tables are a useful quick-reference resource when writing application programs.

If you are reading this user's manual for the first time, however, you may want to scan this detailed information briefly, and then return to it later on. The following information is provided for each instruction:

- Instruction name
- Operand(s)
- Brief operation description
- Number of bytes of the instruction and operand(s)
- Number of machine cycles required to execute the instruction

The tables in this Chapter are arranged according to the following instruction categories:

- CPU control instructions
- Program control instructions
- Data transfer instructions
- Logic instructions
- Arithmetic instructions
- Bit manipulation instructions



Table 5-9. CPU Control Instructions - High-Level Summary

| Name  | Operand                       | Operation Description                                                                                                                                       | Bytes | Cycles |
|-------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| SCF   |                               | Set carry flag to logic one                                                                                                                                 | 1     | 1      |
| RCF   |                               | Reset carry flag to logic zero                                                                                                                              | 1     | 1      |
| CCF   |                               | Complement carry flag                                                                                                                                       | 1     | 1      |
| EI    |                               | Enable all interrupts                                                                                                                                       | 2     | 2      |
| DI    |                               | Disable all interrupts                                                                                                                                      | 2     | 2      |
| IDLE  |                               | Engage CPU idle mode                                                                                                                                        | 2     | 2      |
| STOP  |                               | Engage CPU stop mode                                                                                                                                        | 2     | 2      |
| NOP   |                               | No operation                                                                                                                                                | 1     | 1      |
| SMB   | n                             | Select memory bank                                                                                                                                          | 2     | 2      |
| SRB   | n                             | Select register bank                                                                                                                                        | 2     | 2      |
| REF   | memc                          | Reference code                                                                                                                                              | 1     | 3      |
| VENTn | EMB (0,1)<br>ERB (0,1)<br>ADR | Load enable memory bank flag (EMB) and the enable register bank flag (ERB) and program counter to vector address, then branch to the corresponding location | 2     | 2      |

Table 5-10. Program Control Instructions - High-Level Summary

| Name  | Operand | Operation Description                               | Bytes | Cycles |
|-------|---------|-----------------------------------------------------|-------|--------|
| CPSE  | R,#im   | Compare and skip if register equals #im             | 2     | 2 + S  |
|       | @HL,#im | Compare and skip if indirect data memory equals #im | 2     | 2 + S  |
|       | A,R     | Compare and skip if A equals R                      | 2     | 2 + S  |
|       | A,@HL   | Compare and skip if A equals indirect data memory   | 1     | 1 + S  |
|       | EA,@HL  | Compare and skip if EA equals indirect data memory  | 2     | 2 + S  |
|       | EA,RR   | Compare and skip if EA equals RR                    | 2     | 2 + S  |
| JP    | ADR14   | Jump to direct address (12 bits)                    | 3     | 3      |
| JPS   | ADR12   | Jump direct in a 4K-byte page (12 bits)             | 2     | 2      |
| JR    | #im     | Jump to immediate address                           | 1     | 2      |
|       | @WX     | Branch relative to WX register                      | 2     | 3      |
|       | @EA     | Branch relative to EA                               | 2     | 3      |
| CALL  | ADR14   | Call direct address (12 bits)                       | 3     | 4      |
| CALLS | ADR11   | Call direct address within 2 K bytes (11 bits)      | 2     | 3      |
| RET   | _       | Return from subroutine                              | 1     | 3      |
| IRET  | _       | Return from interrupt                               | 1     | 3      |
| SRET  | _       | Return from subroutine and skip                     | 1     | 3 + S  |

Table 5-11. Data Transfer Instructions - High-Level Summary

| Name | Operand | Operation Description                                                                            | Bytes | Cycles |
|------|---------|--------------------------------------------------------------------------------------------------|-------|--------|
| XCH  | A,DA    | Exchange A and direct data memory contents                                                       | 2     | 2      |
|      | A,Ra    | Exchange A and register (Ra) contents                                                            | 1     | 1      |
|      | A,@RRa  | Exchange A and indirect data memory                                                              | 1     | 1      |
|      | EA,DA   | Exchange EA and direct data memory contents                                                      | 2     | 2      |
|      | EA,RRb  | Exchange EA and register pair (RRb) contents                                                     | 2     | 2      |
|      | EA,@HL  | Exchange EA and indirect data memory contents                                                    | 2     | 2      |
| XCHI | A,@HL   | Exchange A and indirect data memory contents; increment contents of register L and skip on carry | 1     | 2 + S  |
| XCHD | A,@HL   | Exchange A and indirect data memory contents; decrement contents of register L and skip on carry | 1     | 2 + S  |
| LD   | A,#im   | Load 4-bit immediate data to A                                                                   | 1     | 1      |
|      | A,@RRa  | Load indirect data memory contents to A                                                          | 1     | 1      |
|      | A,DA    | Load direct data memory contents to A                                                            | 2     | 2      |
|      | A,Ra    | Load register contents to A                                                                      | 2     | 2      |
|      | Ra,#im  | Load 4-bit immediate data to register                                                            | 2     | 2      |
|      | RR,#imm | Load 8-bit immediate data to register                                                            | 2     | 2      |
|      | DA,A    | Load contents of A to direct data memory                                                         | 2     | 2      |
|      | Ra,A    | Load contents of A to register                                                                   | 2     | 2      |
|      | EA,@HL  | Load indirect data memory contents to EA                                                         | 2     | 2      |
|      | EA,DA   | Load direct data memory contents to EA                                                           | 2     | 2      |
|      | EA,RRb  | Load register contents to EA                                                                     | 2     | 2      |
|      | @HL,A   | Load contents of A to indirect data memory                                                       | 1     | 1      |
|      | DA,EA   | Load contents of EA to data memory                                                               | 2     | 2      |
|      | RRb,EA  | Load contents of EA to register                                                                  | 2     | 2      |
|      | @HL,EA  | Load contents of EA to indirect data memory                                                      | 2     | 2      |
| LDI  | A,@HL   | Load indirect data memory to A; increment register L contents and skip on carry                  | 1     | 2 + S  |
| LDD  | A,@HL   | Load indirect data memory contents to A; decrement register L contents and skip on carry         | 1     | 2 + S  |
| LDC  | EA,@WX  | Load code byte from WX to EA                                                                     | 1     | 3      |
|      | EA,@EA  | Load code byte from EA to EA                                                                     | 1     | 3      |
| RRC  | А       | Rotate right through carry bit                                                                   | 1     | 1      |
| PUSH | RR      | Push register pair onto stack                                                                    | 1     | 1      |
|      | SB      | Push SMB and SRB values onto stack                                                               | 2     | 2      |
| POP  | RR      | Pop to register pair from stack                                                                  | 1     | 1      |
|      | SB      | Pop SMB and SRB values from stack                                                                | 2     | 2      |

Table 5-12. Logic Instructions - High-Level Summary

| Name | Operand | Operation Description                         | Bytes | Cycles |
|------|---------|-----------------------------------------------|-------|--------|
| AND  | A,#im   | Logical-AND A immediate data to A             | 2     | 2      |
|      | A,@HL   | Logical-AND A indirect data memory to A       | 1     | 1      |
|      | EA,RR   | Logical-AND register pair (RR) to EA          | 2     | 2      |
|      | RRb,EA  | Logical-AND EA to register pair (RRb)         | 2     | 2      |
| OR   | A, #im  | Logical-OR immediate data to A                | 2     | 2      |
|      | A, @HL  | Logical-OR indirect data memory contents to A | 1     | 1      |
|      | EA,RR   | Logical-OR double register to EA              | 2     | 2      |
|      | RRb,EA  | Logical-OR EA to double register              | 2     | 2      |
| XOR  | A,#im   | Exclusive-OR immediate data to A              | 2     | 2      |
|      | A,@HL   | Exclusive-OR indirect data memory to A        | 1     | 1      |
|      | EA,RR   | Exclusive-OR register pair (RR) to EA         | 2     | 2      |
|      | RRb,EA  | Exclusive-OR register pair (RRb) to EA        | 2     | 2      |
| СОМ  | Α       | Complement accumulator (A)                    | 2     | 2      |

Table 5-13. Arithmetic Instructions - High-Level Summary

| Name | Operand | Operation Description                                   | Bytes | Cycles |
|------|---------|---------------------------------------------------------|-------|--------|
| ADC  | A,@HL   | Add indirect data memory to A with carry                | 1     | 1      |
|      | EA,RR   | Add register pair (RR) to EA with carry                 | 2     | 2      |
|      | RRb,EA  | Add EA to register pair (RRb) with carry                | 2     | 2      |
| ADS  | A, #im  | Add 4-bit immediate data to A and skip on carry         | 1     | 1 + S  |
|      | EA,#imm | Add 8-bit immediate data to EA and skip on carry        | 2     | 2 + S  |
|      | A,@HL   | Add indirect data memory to A and skip on carry         | 1     | 1 + S  |
|      | EA,RR   | Add register pair (RR) contents to EA and skip on carry | 2     | 2 + S  |
|      | RRb,EA  | Add EA to register pair (RRb) and skip on carry         | 2     | 2 + S  |
| SBC  | A,@HL   | Subtract indirect data memory from A with carry         | 1     | 1      |
|      | EA,RR   | Subtract register pair (RR) from EA with carry          | 2     | 2      |
|      | RRb,EA  | Subtract EA from register pair (RRb) with carry         | 2     | 2      |
| SBS  | A,@HL   | Subtract indirect data memory from A; skip on borrow    | 1     | 1 + S  |
|      | EA,RR   | Subtract register pair (RR) from EA; skip on borrow     | 2     | 2 + S  |
|      | RRb,EA  | Subtract EA from register pair (RRb); skip on borrow    | 2     | 2 + S  |
| DECS | R       | Decrement register (R); skip on borrow                  | 1     | 1 + S  |
|      | RR      | Decrement register pair (RR); skip on borrow            | 2     | 2 + S  |
| INCS | R       | Increment register (R); skip on carry                   | 1     | 1 + S  |
|      | DA      | Increment direct data memory; skip on carry             | 2     | 2 + S  |
|      | @HL     | Increment indirect data memory; skip on carry           | 2     | 2 + S  |
|      | RRb     | Increment register pair (RRb); skip on carry            | 1     | 1 + S  |



Table 5-14. Bit Manipulation Instructions -High-Level Summary

| Name  | Operand   | Operation Description                                   | Bytes | Cycles |
|-------|-----------|---------------------------------------------------------|-------|--------|
| BTST  | С         | Test specified bit and skip if carry flag is set        | 1     | 1 + S  |
|       | DA.b      | Test specified bit and skip if memory bit is set        | 2     | 2 + S  |
|       | mema.b    |                                                         |       |        |
|       | memb.@L   |                                                         |       |        |
|       | @H+DA.b   | ]                                                       |       |        |
| BTSF  | DA.b      | Test specified memory bit and skip if bit equals "0"    |       |        |
|       | mema.b    |                                                         |       |        |
|       | memb.@L   |                                                         |       |        |
|       | @H+DA.b   |                                                         |       |        |
| BTSTZ | mema.b    | Test specified bit; skip and clear if memory bit is set |       |        |
|       | memb.@L   |                                                         |       |        |
|       | @H+DA.b   |                                                         |       |        |
| BITS  | DA.b      | Set specified memory bit                                | 2     | 2      |
|       | mema.b    |                                                         |       |        |
|       | memb.@L   |                                                         |       |        |
|       | @H+DA.b   |                                                         |       |        |
| BITR  | DA.b      | Clear specified memory bit to logic zero                |       |        |
|       | mema.b    |                                                         |       |        |
|       | memb.@L   |                                                         |       |        |
|       | @H+DA.b   |                                                         |       |        |
| BAND  | C,mema.b  | Logical-AND carry flag with specified memory bit        |       |        |
|       | C,memb.@L |                                                         |       |        |
|       | C,@H+DA.b |                                                         |       |        |
| BOR   | C,mema.b  | Logical-OR carry with specified memory bit              |       |        |
|       | C,memb.@L |                                                         |       |        |
|       | C,@H+DA.b |                                                         |       |        |
| BXOR  | C,mema.b  | Exclusive-OR carry with specified memory bit            |       |        |
|       | C,memb.@L | ]                                                       |       |        |
|       | C,@H+DA.b |                                                         |       |        |
| LDB   | mema.b,C  | Load carry bit to a specified memory bit                |       |        |
|       | memb.@L,C | Load carry bit to a specified indirect memory bit       |       |        |
|       | @H+DA.b,C |                                                         |       |        |
|       | C,mema.b  | Load specified memory bit to carry bit                  |       |        |
|       | C,memb.@L | Load specified indirect memory bit to carry bit         |       |        |
|       | C,@H+DA.b |                                                         |       |        |

### **BINARY CODE SUMMARY**

This Chapter contains binary code values and operation notation for each instruction in the SAM47 instruction set in an easy-to-read, tabular format. It is intended to be used as a quick-reference source for programmers who are experienced with the SAM47 instruction set. The same binary values and notation are also included in the detailed descriptions of individual instructions later in Chapter 5.

If you are reading this user's manual for the first time, please just scan this very detailed information briefly. Most of the general information you will need to write application programs can be found in the high-level summary tables in the previous Chapter. The following information is provided for each instruction:

- Instruction name
- Operand(s)
- Binary values
- Operation notation

The tables in this Chapter are arranged according to the following instruction categories:

- CPU control instructions
- Program control instructions
- Data transfer instructions
- Logic instructions
- Arithmetic instructions
- Bit manipulation instructions

Table 5-15. CPU Control Instructions - Binary Code Summary

| Name  | Operand                       |             |             | Е   | Binary | Cod | е   |    |    | Operation Notation                                                                                                                                                                             |
|-------|-------------------------------|-------------|-------------|-----|--------|-----|-----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCF   |                               | 1           | 1           | 1   | 0      | 0   | 1   | 1  | 1  | C ← 1                                                                                                                                                                                          |
| RCF   |                               | 1           | 1           | 1   | 0      | 0   | 1   | 1  | 0  | C ← 0                                                                                                                                                                                          |
| CCF   |                               | 1           | 1           | 0   | 1      | 0   | 1   | 1  | 0  | $C \leftarrow C$                                                                                                                                                                               |
| EI    |                               | 1           | 1           | 1   | 1      | 1   | 1   | 1  | 1  | IME ← 1                                                                                                                                                                                        |
|       |                               | 1           | 0           | 1   | 1      | 0   | 0   | 1  | 0  |                                                                                                                                                                                                |
| DI    |                               | 1           | 1           | 1   | 1      | 1   | 1   | 1  | 0  | IME ← 0                                                                                                                                                                                        |
|       |                               | 1           | 0           | 1   | 1      | 0   | 0   | 1  | 0  |                                                                                                                                                                                                |
| IDLE  |                               | 1           | 1           | 1   | 1      | 1   | 1   | 1  | 1  | PCON.2 ← 1                                                                                                                                                                                     |
|       |                               | 1           | 0           | 1   | 0      | 0   | 0   | 1  | 1  |                                                                                                                                                                                                |
| STOP  |                               | 1           | 1           | 1   | 1      | 1   | 1   | 1  | 1  | PCON.3 ← 1                                                                                                                                                                                     |
|       |                               | 1           | 0           | 1   | 1      | 0   | 0   | 1  | 1  |                                                                                                                                                                                                |
| NOP   |                               | 1           | 0           | 1   | 0      | 0   | 0   | 0  | 0  | No operation                                                                                                                                                                                   |
| SMB   | n                             | 1           | 1           | 0   | 1      | 1   | 1   | 0  | 1  | $SMB \leftarrow n  (n = 0, 1, 15)$                                                                                                                                                             |
|       |                               | 0           | 1           | 0   | 0      | d3  | d2  | d1 | d0 |                                                                                                                                                                                                |
| SRB   | n                             | 1           | 1           | 0   | 1      | 1   | 1   | 0  | 1  | $SRB \leftarrow n  (n = 0, 1, 2, 3)$                                                                                                                                                           |
|       |                               | 0           | 1           | 0   | 1      | 0   | 0   | d1 | d0 |                                                                                                                                                                                                |
| REF   | memc                          | t7          | t6          | t5  | t4     | t3  | t2  | t1 | tO | Look at chapter 5-75                                                                                                                                                                           |
| VENTn | EMB (0,1)<br>ERB (0,1)<br>ADR | E<br>M<br>B | E<br>R<br>B | a13 | a12    | a11 | a10 | a9 | а8 | EMB, ERB $\leftarrow$ ROM (2 x n) 7–6<br>PC13–12 $\leftarrow$ ROM (2 x n) 5–4<br>PC11–8 $\leftarrow$ ROM (2 x n) 3–0<br>PC7–0 $\leftarrow$ ROM (2 x n + 1) 7–0<br>(n = 0, 1, 2, 3, 4, 5, 6, 7) |
|       |                               | a7          | a6          | a5  | a4     | а3  | a2  | a1 | a0 |                                                                                                                                                                                                |

Table 5-16. Program Control Instructions - Binary Code Summary

| Name  | Operand |    |    | Е   | inary | Cod | е   |    |    | Operation Notation                                                          |
|-------|---------|----|----|-----|-------|-----|-----|----|----|-----------------------------------------------------------------------------|
| CPSE  | R,#im   | 1  | 1  | 0   | 1     | 1   | 0   | 0  | 1  | Skip if R = im                                                              |
|       |         | d3 | d2 | d1  | d0    | 0   | r2  | r1 | r0 |                                                                             |
|       | @HL,#im | 1  | 1  | 0   | 1     | 1   | 1   | 0  | 1  | Skip if (HL) = im                                                           |
|       |         | 0  | 1  | 1   | 1     | d3  | d2  | d1 | d0 |                                                                             |
|       | A,R     | 1  | 1  | 0   | 1     | 1   | 1   | 0  | 1  | Skip if A = R                                                               |
|       |         | 0  | 1  | 1   | 0     | 1   | r2  | r1 | r0 |                                                                             |
|       | A,@HL   | 0  | 0  | 1   | 1     | 1   | 0   | 0  | 0  | Skip if A = (HL)                                                            |
|       | EA,@HL  | 1  | 1  | 0   | 1     | 1   | 1   | 0  | 0  | Skip if A = (HL), E = (HL+1)                                                |
|       |         | 0  | 0  | 0   | 0     | 1   | 0   | 0  | 1  |                                                                             |
|       | EA,RR   | 1  | 1  | 0   | 1     | 1   | 1   | 0  | 0  | Skip if EA = RR                                                             |
|       |         | 1  | 1  | 1   | 0     | 1   | r2  | r1 | 0  |                                                                             |
| JP    | ADR14   | 1  | 1  | 0   | 1     | 1   | 0   | 1  | 1  | PC ← ADR14                                                                  |
|       |         | 0  | 0  | a13 | a12   | a11 | a10 | a9 | а8 |                                                                             |
|       |         | a7 | a6 | a5  | a4    | а3  | a2  | a1 | a0 |                                                                             |
| JPS   | ADR12   | 1  | 0  | 0   | 1     | a11 | a10 | a9 | а8 | PC13–0 ← PC13–12                                                            |
|       |         | a7 | a6 | a5  | a4    | а3  | a2  | a1 | a0 | PC11–0 ← ADR12                                                              |
| JR    | #im *   |    |    |     |       |     |     |    |    | PC13 ← ADR (PC-15 to PC+16)                                                 |
|       | @WX     | 1  | 1  | 0   | 1     | 1   | 1   | 0  | 1  | PC13–8 ← PC13–8                                                             |
|       |         | 0  | 1  | 1   | 0     | 0   | 1   | 0  | 0  | PC7–0 ← (WX)                                                                |
|       | @EA     | 1  | 1  | 0   | 1     | 1   | 1   | 0  | 1  | PC13–8 ← PC13–8                                                             |
|       |         | 0  | 1  | 1   | 0     | 0   | 0   | 0  | 0  | PC7–0 ← (EA)                                                                |
| CALL  | ADR14   | 1  | 1  | 0   | 1     | 1   | 0   | 1  | 1  | (SP-1) (SP-2) ← EMB, ERB<br>(SP-3) (SP-4) ← PC7-0                           |
|       |         | 0  | 1  | a13 | a12   | a11 | a10 | а9 | а8 | (SP–5) (SP–6) ← PC13–8<br>SP ← SP–6                                         |
|       |         | a7 | a6 | a5  | a4    | a3  | a2  | a1 | a0 | PC13–0 ← ADR14                                                              |
| CALLS | ADR11   | 1  | 1  | 1   | 0     | 1   | a10 | a9 | а8 | (SP-1) (SP-2) ← EMB, ERB<br>(SP-3) (SP-4) ← PC7-0<br>(SP-5) (SP-6) ← PC13-8 |
|       |         | а7 | a6 | а5  | a4    | а3  | a2  | a1 | a0 | SP ← SP-6<br>PC13–11 ← 0<br>PC10–0 ← ADR11                                  |

\* JR #im

|   |   |   | First | Byte |    | Condition |    |                    |
|---|---|---|-------|------|----|-----------|----|--------------------|
| 0 | 0 | 0 | 1     | а3   | a2 | a1        | a0 | PC ← PC+2 to PC+16 |
| 0 | 0 | 0 | 0     | а3   | a2 | a1        | a0 | PC ← PC-1 to PC-15 |



Table 5-16. Program Control Instructions - Binary Code Summary (Continued)

| Name | Operand |   |   | Е | Binary | Cod | е |   | Operation Notation |                                                                                                                                                                        |
|------|---------|---|---|---|--------|-----|---|---|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RET  | -       | 1 | 1 | 0 | 0      | 0   | 1 | 0 | 1                  | PC13–8 $\leftarrow$ (SP + 1) (SP)<br>PC7–0 $\leftarrow$ (SP + 3) (SP + 2)<br>EMB $\leftarrow$ (SP+4).1, ERB $\leftarrow$ (SP+4).0<br>SP $\leftarrow$ SP + 6            |
| IRET | -       | 1 | 1 | 0 | 1      | 0   | 1 | 0 | 1                  | PC13-8 $\leftarrow$ (SP + 1) (SP)<br>PC7-0 $\leftarrow$ (SP + 3) (SP + 2)<br>PSW $\leftarrow$ (SP + 5) (SP + 4)<br>SP $\leftarrow$ SP + 6                              |
| SRET | -       | 1 | 1 | 1 | 0      | 0   | 1 | 0 | 1                  | PC13–8 $\leftarrow$ (SP + 1) (SP)<br>PC7–0 $\leftarrow$ (SP + 3) (SP + 2)<br>EMB $\leftarrow$ (SP+4).1, ERB $\leftarrow$ (SP+4).0<br>SP $\leftarrow$ SP + 6, then skip |

Table 5-17. Data Transfer Instructions - Binary Code Summary

| Name | Operand |    |    | Е  | Binary | Cod | е  |    |    | Operation Notation                                                     |
|------|---------|----|----|----|--------|-----|----|----|----|------------------------------------------------------------------------|
| XCH  | A,DA    | 0  | 1  | 1  | 1      | 1   | 0  | 0  | 1  | $A \leftrightarrow DA$                                                 |
|      |         | a7 | a6 | a5 | a4     | а3  | a2 | a1 | a0 |                                                                        |
|      | A,Ra    | 0  | 1  | 1  | 0      | 1   | r2 | r1 | r0 | $A \leftrightarrow Ra$                                                 |
|      | A,@RRa  | 0  | 1  | 1  | 1      | 1   | i2 | i1 | i0 | $A \leftrightarrow (RRa)$                                              |
|      | EA,DA   | 1  | 1  | 0  | 0      | 1   | 1  | 1  | 1  | $A \leftrightarrow DA, E \leftrightarrow DA + 1$                       |
|      |         | a7 | a6 | a5 | a4     | а3  | a2 | a1 | a0 |                                                                        |
|      | EA,RRb  | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | $EA \leftrightarrow RRb$                                               |
|      |         | 1  | 1  | 1  | 0      | 0   | r2 | r1 | 0  |                                                                        |
|      | EA,@HL  | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | $A \leftrightarrow (HL), E \leftrightarrow (HL + 1)$                   |
|      |         | 0  | 0  | 0  | 0      | 0   | 0  | 0  | 1  |                                                                        |
| XCHI | A,@HL   | 0  | 1  | 1  | 1      | 1   | 0  | 1  | 0  | $A \leftrightarrow (HL)$ , then $L \leftarrow L+1$ ; skip if $L = 0H$  |
| XCHD | A,@HL   | 0  | 1  | 1  | 1      | 1   | 0  | 1  | 1  | $A \leftrightarrow (HL)$ , then $L \leftarrow L-1$ ; skip if $L = 0FH$ |
| LD   | A,#im   | 1  | 0  | 1  | 1      | d3  | d2 | d1 | d0 | $A \leftarrow im$                                                      |
|      | A,@RRa  | 1  | 0  | 0  | 0      | 1   | i2 | i1 | i0 | A ← (RRa)                                                              |
|      | A,DA    | 1  | 0  | 0  | 0      | 1   | 1  | 0  | 0  | $A \leftarrow DA$                                                      |
|      |         | a7 | а6 | а5 | a4     | аЗ  | a2 | a1 | a0 |                                                                        |
|      | A,Ra    | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 1  | A ← Ra                                                                 |
|      |         | 0  | 0  | 0  | 0      | 1   | r2 | r1 | r0 |                                                                        |



Table 5-17. Data Transfer Instructions - Binary Code Summary (Continued)

| Name | Operand |    |    | Е  | Binary | Cod | е  |    |    | Operation Notation                                                                                     |
|------|---------|----|----|----|--------|-----|----|----|----|--------------------------------------------------------------------------------------------------------|
| LD   | Ra,#im  | 1  | 1  | 0  | 1      | 1   | 0  | 0  | 1  | Ra ← im                                                                                                |
|      |         | d3 | d2 | d1 | d0     | 1   | r2 | r1 | r0 |                                                                                                        |
|      | RR,#imm | 1  | 0  | 0  | 0      | 0   | r2 | r1 | 1  | $RR \leftarrow imm$                                                                                    |
|      |         | d7 | d6 | d5 | d4     | d3  | d2 | d1 | d0 |                                                                                                        |
|      | DA,A    | 1  | 0  | 0  | 0      | 1   | 0  | 0  | 1  | DA ← A                                                                                                 |
|      |         | a7 | а6 | а5 | a4     | а3  | a2 | a1 | a0 |                                                                                                        |
|      | Ra,A    | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 1  | Ra ← A                                                                                                 |
|      |         | 0  | 0  | 0  | 0      | 0   | r2 | r1 | r0 |                                                                                                        |
|      | EA,@HL  | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | $A \leftarrow (HL), E \leftarrow (HL + 1)$                                                             |
|      |         | 0  | 0  | 0  | 0      | 1   | 0  | 0  | 0  |                                                                                                        |
|      | EA,DA   | 1  | 1  | 0  | 0      | 1   | 1  | 1  | 0  | A ← DA, E ← DA + 1                                                                                     |
|      |         | a7 | a6 | a5 | a4     | а3  | a2 | a1 | a0 |                                                                                                        |
|      | EA,RRb  | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | EA ← RRb                                                                                               |
|      |         | 1  | 1  | 1  | 1      | 1   | r2 | r1 | 0  |                                                                                                        |
|      | @HL,A   | 1  | 1  | 0  | 0      | 0   | 1  | 0  | 0  | (HL) ← A                                                                                               |
|      | DA,EA   | 1  | 1  | 0  | 0      | 1   | 1  | 0  | 1  | DA ← A, DA + 1 ←E                                                                                      |
|      |         | a7 | a6 | a5 | a4     | а3  | a2 | a1 | a0 |                                                                                                        |
|      | RRb,EA  | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | RRb ← EA                                                                                               |
|      |         | 1  | 1  | 1  | 1      | 0   | r2 | r1 | 0  |                                                                                                        |
|      | @HL,EA  | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | (HL) ← A, (HL + 1) ← E                                                                                 |
|      |         | 0  | 0  | 0  | 0      | 0   | 0  | 0  | 0  |                                                                                                        |
| LDI  | A,@HL   | 1  | 0  | 0  | 0      | 1   | 0  | 1  | 0  | $A \leftarrow (HL)$ , then $L \leftarrow L+1$ ; skip if $L = 0H$                                       |
| LDD  | A,@HL   | 1  | 0  | 0  | 0      | 1   | 0  | 1  | 1  | $A \leftarrow (HL)$ , then $L \leftarrow L-1$ ;<br>skip if $L = 0FH$                                   |
| LDC  | EA,@WX  | 1  | 1  | 0  | 0      | 1   | 1  | 0  | 0  | EA ← [PC11–8 + (WX)]                                                                                   |
|      | EA,@EA  | 1  | 1  | 0  | 0      | 1   | 0  | 0  | 0  | EA ← [PC11–8 + (EA)]                                                                                   |
| RRC  | A       | 1  | 0  | 0  | 0      | 1   | 0  | 0  | 0  | $ \begin{array}{c} C \leftarrow A.0,  A3 \leftarrow C \\ A.n-1 \leftarrow A.n  (n=1,2,3) \end{array} $ |
| PUSH | RR      | 0  | 0  | 1  | 0      | 1   | r2 | r1 | 1  | (SP-1) (SP-2) ← RR,<br>SP ← SP-2                                                                       |
|      | SB      | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 1  | $(SP-1) \leftarrow SMB, (SP-2) \leftarrow SRB, SP \leftarrow SP-2$                                     |
|      |         | 0  | 1  | 1  | 0      | 0   | 1  | 1  | 1  |                                                                                                        |

Table 5-17. Data Transfer Instructions - Binary Code Summary (Concluded)

| Name | Operand |   |   | В | inary | Cod | е  |    | Operation Notation |                                                                                                 |
|------|---------|---|---|---|-------|-----|----|----|--------------------|-------------------------------------------------------------------------------------------------|
| POP  | RR      | 0 | 0 | 1 | 0     | 1   | r2 | r1 | 0                  | $RR_L \leftarrow (SP), RR_H \leftarrow (SP + 1)$<br>$SP \leftarrow SP + 2$                      |
|      | SB      | 1 | 1 | 0 | 1     | 1   | 1  | 0  | 1                  | $\begin{array}{l} SRB \leftarrow (SP), SMB \leftarrow (SP+1),\\ SP \leftarrow SP+2 \end{array}$ |
|      |         | 0 | 1 | 1 | 0     | 0   | 1  | 1  | 0                  |                                                                                                 |

Table 5-18. Logic Instructions - Binary Code Summary

| Name | Operand |   |   | Е | Binary | / Cod | е  |    |    | Operation Notation                |
|------|---------|---|---|---|--------|-------|----|----|----|-----------------------------------|
| AND  | A,#im   | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 1  | $A \leftarrow A$ AND im           |
|      |         | 0 | 0 | 0 | 1      | d3    | d2 | d1 | d0 |                                   |
|      | A,@HL   | 0 | 0 | 1 | 1      | 1     | 0  | 0  | 1  | $A \leftarrow A \text{ AND (HL)}$ |
|      | EA,RR   | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 0  | EA ← EA AND RR                    |
|      |         | 0 | 0 | 0 | 1      | 1     | r2 | r1 | 0  |                                   |
|      | RRb,EA  | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 0  | RRb ← RRb AND EA                  |
|      |         | 0 | 0 | 0 | 1      | 0     | r2 | r1 | 0  |                                   |
| OR   | A, #im  | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 1  | $A \leftarrow A \ \ OR \ \ im$    |
|      |         | 0 | 0 | 1 | 0      | d3    | d2 | d1 | d0 |                                   |
|      | A, @HL  | 0 | 0 | 1 | 1      | 1     | 0  | 1  | 0  | $A \leftarrow A \ OR \ (HL)$      |
|      | EA,RR   | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 0  | EA ← EA OR RR                     |
|      |         | 0 | 0 | 1 | 0      | 1     | r2 | r1 | 0  |                                   |
|      | RRb,EA  | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 0  | RRb ← RRb OR EA                   |
|      |         | 0 | 0 | 1 | 0      | 0     | r2 | r1 | 0  |                                   |
| XOR  | A,#im   | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 1  | $A \leftarrow A \ XOR \ im$       |
|      |         | 0 | 0 | 1 | 1      | d3    | d2 | d1 | d0 |                                   |
|      | A,@HL   | 0 | 0 | 1 | 1      | 1     | 0  | 1  | 1  | $A \leftarrow A \ XOR \ (HL)$     |
|      | EA,RR   | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 0  | EA ← EA XOR (RR)                  |
|      |         | 0 | 0 | 1 | 1      | 0     | r2 | r1 | 0  |                                   |
|      | RRb,EA  | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 0  | RRb ← RRb XOR EA                  |
|      |         | 0 | 0 | 1 | 1      | 0     | r2 | r1 | 0  |                                   |
| COM  | А       | 1 | 1 | 0 | 1      | 1     | 1  | 0  | 1  | $A \leftarrow A$                  |
|      |         | 0 | 0 | 1 | 1      | 1     | 1  | 1  | 1  |                                   |

Table 5-19. Arithmetic Instructions - Binary Code Summary

| Name | Operand | Binary Code |    |    |    |    | е  | Operation Notation |    |                                            |
|------|---------|-------------|----|----|----|----|----|--------------------|----|--------------------------------------------|
| ADC  | A,@HL   | 0           | 0  | 1  | 1  | 1  | 1  | 1                  | 0  | C, A ← A + (HL) + C                        |
|      | EA,RR   | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | $C, EA \leftarrow EA + RR + C$             |
|      |         | 1           | 0  | 1  | 0  | 1  | r2 | r1                 | 0  |                                            |
|      | RRb,EA  | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | $C, RRb \leftarrow RRb + EA + C$           |
|      |         | 1           | 0  | 1  | 0  | 0  | r2 | r1                 | 0  |                                            |
| ADS  | A, #im  | 1           | 0  | 1  | 0  | d3 | d2 | d1                 | d0 | A ← A + im; skip on carry                  |
|      | EA,#imm | 1           | 1  | 0  | 0  | 1  | 0  | 0                  | 1  | EA ← EA + imm; skip on carry               |
|      |         | d7          | d6 | d5 | d4 | d3 | d2 | d1                 | d0 |                                            |
|      | A,@HL   | 0           | 0  | 1  | 1  | 1  | 1  | 1                  | 1  | A ← A+ (HL); skip on carry                 |
|      | EA,RR   | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | EA ← EA + RR; skip on carry                |
|      |         | 1           | 0  | 0  | 1  | 1  | r2 | r1                 | 0  |                                            |
|      | RRb,EA  | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | RRb ← RRb + EA; skip on carry              |
|      |         | 1           | 0  | 0  | 1  | 0  | r2 | r1                 | 0  |                                            |
| SBC  | A,@HL   | 0           | 0  | 1  | 1  | 1  | 1  | 0                  | 0  | $C,A \leftarrow A - (HL) - C$              |
|      | EA,RR   | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | C, EA ← EA −RR − C                         |
|      |         | 1           | 1  | 0  | 0  | 1  | r2 | r1                 | 0  |                                            |
|      | RRb,EA  | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | $C,RRb \leftarrow RRb - EA - C$            |
|      |         | 1           | 1  | 0  | 0  | 0  | r2 | r1                 | 0  |                                            |
| SBS  | A,@HL   | 0           | 0  | 1  | 1  | 1  | 1  | 0                  | 1  | $A \leftarrow A - (HL)$ ; skip on borrow   |
|      | EA,RR   | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | $EA \leftarrow EA - RR$ ; skip on borrow   |
|      |         | 1           | 0  | 1  | 1  | 1  | r2 | r1                 | 0  |                                            |
|      | RRb,EA  | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | $RRb \leftarrow RRb - EA$ ; skip on borrow |
|      |         | 1           | 0  | 1  | 1  | 0  | r2 | r1                 | 0  |                                            |
| DECS | R       | 0           | 1  | 0  | 0  | 1  | r2 | r1                 | r0 | $R \leftarrow R-1$ ; skip on borrow        |
|      | RR      | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 0  | $RR \leftarrow RR-1$ ; skip on borrow      |
|      |         | 1           | 1  | 0  | 1  | 1  | r2 | r1                 | 0  |                                            |
| INCS | R       | 0           | 1  | 0  | 1  | 1  | r2 | r1                 | r0 | R ← R + 1; skip on carry                   |
|      | DA      | 1           | 1  | 0  | 0  | 1  | 0  | 1                  | 0  | DA ← DA + 1; skip on carry                 |
|      |         | а7          | а6 | а5 | a4 | а3 | a2 | a1                 | a0 |                                            |
|      | @HL     | 1           | 1  | 0  | 1  | 1  | 1  | 0                  | 1  | (HL) ← (HL) + 1; skip on carry             |
|      |         | 0           | 1  | 1  | 0  | 0  | 0  | 1                  | 0  |                                            |
|      | RRb     | 1           | 0  | 0  | 0  | 0  | r2 | r1                 | 0  | RRb ← RRb + 1; skip on carry               |

Table 5-20. Bit Manipulation Instructions - Binary Code Summary

| Name  | Operand  | Binary Code |    |    |    |    |    |    |    | Operation Notation                                   |
|-------|----------|-------------|----|----|----|----|----|----|----|------------------------------------------------------|
| BTST  | С        | 1           | 1  | 0  | 1  | 0  | 1  | 1  | 1  | Skip if C = 1                                        |
|       | DA.b     | 1           | 1  | b1 | b0 | 0  | 0  | 1  | 1  | Skip if DA.b = 1                                     |
|       |          | a7          | а6 | а5 | a4 | а3 | a2 | a1 | a0 |                                                      |
|       | mema.b * | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Skip if mema.b = 1                                   |
|       |          |             |    |    |    |    |    |    |    |                                                      |
|       | memb.@L  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Skip if [memb.7–2 + L.3–2].<br>[L.1–0] = 1           |
|       |          | 0           | 1  | 0  | 0  | а5 | a4 | а3 | a2 |                                                      |
|       | @H+DA.b  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Skip if [H + DA.3-0].b = 1                           |
|       |          | 0           | 0  | b1 | b0 | а3 | a2 | a1 | a0 |                                                      |
| BTSF  | DA.b     | 1           | 1  | b1 | b0 | 0  | 0  | 1  | 0  | Skip if DA.b = 0                                     |
|       |          | a7          | а6 | а5 | a4 | а3 | a2 | a1 | a0 |                                                      |
|       | mema.b * | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 0  | Skip if mema.b = 0                                   |
|       |          |             |    |    |    |    |    |    |    |                                                      |
|       | memb.@L  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 0  | Skip if [memb.7–2 + L.3–2].<br>[L.1–0] = 0           |
|       |          | 0           | 1  | 0  | 0  | a5 | a4 | а3 | a2 |                                                      |
|       | @H DA.b  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 0  | Skip if [H + DA.3-0].b = 0                           |
|       |          | 0           | 0  | b1 | b0 | a3 | a2 | a1 | a0 |                                                      |
| BTSTZ | mema.b * | 1           | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Skip if mema.b = 1 and clear                         |
|       |          |             |    |    |    |    |    |    |    |                                                      |
|       | memb.@L  | 1           | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Skip if [memb.7-2 + L.3-2].<br>[L.1-0] = 1 and clear |
|       |          | 0           | 1  | 0  | 0  | а5 | a4 | а3 | a2 |                                                      |
|       | @H+DA.b  | 1           | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Skip if [H + DA.3-0].b =1 and clear                  |
|       |          | 0           | 0  | b1 | b0 | а3 | a2 | a1 | a0 |                                                      |
| BITS  | DA.b     | 1           | 1  | b1 | b0 | 0  | 0  | 0  | 1  | DA.b ← 1                                             |
|       |          | a7          | a6 | а5 | a4 | а3 | a2 | a1 | a0 |                                                      |
|       | mema.b * | 1           | 1  | 1  | 1  | 1  | 1  | 1  | 1  | mema.b ← 1                                           |
|       |          |             |    |    |    |    |    |    |    | 1                                                    |
|       | memb.@L  | 1           | 1  | 1  | 1  | 1  | 1  | 1  | 1  | [memb.7–2 + L.3–2].b [L.1–0] ← 1                     |
|       |          | 0           | 1  | 0  | 0  | а5 | a4 | а3 | a2 | ]                                                    |
|       | @H+DA.b  | 1           | 1  | 1  | 1  | 1  | 1  | 1  | 1  | [H + DA.3–0].b ← 1                                   |
|       |          | 0           | 0  | b1 | b0 | а3 | a2 | a1 | a0 |                                                      |



Table 5-20. Bit Manipulation Instructions - Binary Code Summary (Continued)

| Name | Operand         |    |    | E  | Binary | Cod     | е       |         |         | Operation Notation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|-----------------|----|----|----|--------|---------|---------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BITR | DA.b            | 1  | 1  | b1 | b0     | 0       | 0       | 0       | 0       | DA.b ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |                 | a7 | а6 | а5 | a4     | а3      | a2      | a1      | a0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | mema.b *        | 1  | 1  | 1  | 1      | 1       | 1       | 1       | 0       | mema.b ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |                 |    |    |    |        |         |         |         |         | ]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      | memb.@L         | 1  | 1  | 1  | 1      | 1       | 1       | 1       | 0       | [memb.7–2 + L3–2].[L.1–0] ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |                 | 0  | 1  | 0  | 0      | а5      | a4      | а3      | a2      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | @H+DA.b         | 1  | 1  | 1  | 1      | 1       | 1       | 1       | 0       | [H + DA.3–0].b ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      |                 | 0  | 0  | b1 | b0     | а3      | a2      | a1      | a0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BAND | C,mema.b *      | 1  | 1  | 1  | 1      | 0       | 1       | 0       | 1       | C ← C AND mema.b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                 |    |    |    |        |         |         |         |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | C,memb.@L       | 1  | 1  | 1  | 1      | 0       | 1       | 0       | 1       | C ← C AND [memb.7–2 + L.3–2].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |                 |    | 4  |    |        | -5      | - 1     | -2      | -0      | [L.1–0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | C,@H+DA.b       | 0  | 1  | 1  | 0      | a5<br>0 | a4<br>1 | a3<br>0 | a2      | C ← C AND [H + DA.3–0].b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      | C, @ H+DA.D     | 0  | 0  | b1 | b0     | a3      | a2      | a1      | 1<br>a0 | C C AND [H + DA.S-0].b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BOR  | C,mema.b *      | 1  | 1  | 1  | 1      | 0       | 1       | 1       | 0       | C ← C OR mema.b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Bort | C,mema.b        |    |    |    |        | Ŭ       | '       |         | Ů       | To Continue to the continue to |
|      | C,memb.@L       | 1  | 1  | 1  | 1      | 0       | 1       | 1       | 0       | C ← C OR [memb.7–2 + L.3–2].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      | 0,11101110. © L | ·  |    |    | ·      |         | •       | •       |         | [L.1–0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |                 | 0  | 1  | 0  | 0      | a5      | a4      | а3      | a2      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | C,@H+DA.b       | 1  | 1  | 1  | 1      | 0       | 1       | 1       | 0       | C ← C OR [H + DA.3–0].b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |                 | 0  | 0  | b1 | b0     | а3      | a2      | a1      | a0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BXOR | C,mema.b *      | 1  | 1  | 1  | 1      | 0       | 1       | 1       | 1       | C ← C XOR mema.b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | ŕ               |    |    |    |        |         |         |         |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | C,memb.@L       | 1  | 1  | 1  | 1      | 0       | 1       | 1       | 1       | $C \leftarrow C \text{ XOR [memb.7-2 + L.3-2]}.$ [L.1-0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |                 | 0  | 1  | 0  | 0      | а5      | a4      | а3      | a2      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | C,@H+DA.b       | 1  | 1  | 1  | 1      | 0       | 1       | 1       | 1       | C ← C XOR [H + DA.3–0].b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |                 | 0  | 0  | b1 | b0     | а3      | a2      | a1      | a0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

|        |   |   | S  | econ | d Byt | е  |    |    | Bit Addresses |
|--------|---|---|----|------|-------|----|----|----|---------------|
| mema.b | 1 | 0 | b1 | b0   | a3    | a2 | a1 | a0 | FB0H-FBFH     |
|        | 1 | 1 | b1 | b0   | а3    | a2 | a1 | a0 | FF0H-FFFH     |



Table 5-20. Bit Manipulation Instructions - Binary Code Summary (Concluded)

| Name | Operand    |   |    | E  | Binary | Cod | е  |    |    | Operation Notation               |
|------|------------|---|----|----|--------|-----|----|----|----|----------------------------------|
| LDB  | mema.b,C * | 1 | 1  | 1  | 1      | 1   | 1  | 0  | 0  | mema.b ← C                       |
|      |            |   |    |    |        |     |    |    |    |                                  |
|      | memb.@L,C  | 1 | 1  | 1  | 1      | 1   | 1  | 0  | 0  | memb.7–2 + [L.3–2]. [L.1–0] ← C  |
|      |            | 0 | 1  | 0  | 0      | a5  | a4 | a3 | a2 |                                  |
|      | @H+DA.b,C  | 1 | 1  | 1  | 1      | 1   | 1  | 0  | 0  | H + [DA.3−0].b ← (C)             |
|      |            | 0 | b2 | b1 | b0     | а3  | a2 | a1 | a0 |                                  |
|      | C,mema.b * | 1 | 1  | 1  | 1      | 0   | 1  | 0  | 0  | C ← mema.b                       |
|      |            |   | •  | •  |        |     |    |    | •  |                                  |
|      | C,memb.@L  | 1 | 1  | 1  | 1      | 0   | 1  | 0  | 0  | C ← memb.7–2 + [L.3–2] . [L.1–0] |
|      |            | 0 | 1  | 0  | 0      | a5  | a4 | а3 | a2 |                                  |
|      | C,@H+DA.b  | 1 | 1  | 1  | 1      | 0   | 1  | 0  | 0  | C ← [H + DA.3–0].b               |
|      |            | 0 | b2 | b1 | b0     | а3  | a2 | a1 | a0 |                                  |

\* mema.b

|   |   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|---|----|------|-------|----|---------------|----|-----------|
|   | 1 | 0 | b1 | b0   | а3    | a2 | a1            | a0 | FB0H-FBFH |
| ĺ | 1 | 1 | b1 | b0   | а3    | a2 | a1            | a0 | FF0H-FFFH |



### **INSTRUCTION DESCRIPTIONS**

The following section contains detailed information and programming examples for each instruction of the SAM47 instruction set. Information is arranged in a consistent format to improve readability and for use as a quick-reference resource for application programmers.

If you are reading this user's manual for the first time, please just scan this very detailed information briefly in order to acquaint yourself with the basic features of the instruction set. The information elements of the instruction description format are as follows:

- Instruction name (mnemonic)
- Full instruction name
- Source/destination format of the instruction operand
- Operation overview (from the "High-Level Summary" table)
- Textual description of the instruction's effect
- Binary code overview (from the "Binary Code Summary" table)
- Programming example(s) to show how the instruction is used

## ADC — Add With Carry

ADC dst,src

Operation:

| Operand | Operation Summary                        | Bytes | Cycles |
|---------|------------------------------------------|-------|--------|
| A,@HL   | Add indirect data memory to A with carry | 1     | 1      |
| EA,RR   | Add register pair (RR) to EA with carry  | 2     | 2      |
| RRb,EA  | Add EA to register pair (RRb) with carry | 2     | 2      |

Description:

The source operand, along with the setting of the carry flag, is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. If there is an overflow from the most significant bit of the result, the carry flag is set; otherwise, the carry flag is cleared.

If 'ADC A,@HL' is followed by an 'ADS A,#im' instruction in a program, ADC skips the ADS instruction if an overflow occurs. If there is no overflow, the ADS instruction is executed normally. (This condition is valid only for 'ADC A,@HL' instructions. If an overflow occurs following an 'ADS A,#im' instruction, the next instruction will <u>not</u> be skipped.)

| Operand |   |   | В | inary | Cod | е  |    | Operation Notation |                                  |
|---------|---|---|---|-------|-----|----|----|--------------------|----------------------------------|
| A,@HL   | 0 | 0 | 1 | 1     | 1   | 1  | 1  | 0                  | C, A ← A + (HL) + C              |
| EA,RR   | 1 | 1 | 0 | 1     | 1   | 1  | 0  | 0                  | C, EA ← EA + RR + C              |
|         | 1 | 0 | 1 | 0     | 1   | r2 | r1 | 0                  |                                  |
| RRb,EA  | 1 | 1 | 0 | 1     | 1   | 1  | 0  | 0                  | $C, RRb \leftarrow RRb + EA + C$ |
|         | 1 | 0 | 1 | 0     | 0   | r2 | r1 | 0                  |                                  |

**Examples:** 

1. The extended accumulator contains the value 0C3H, register pair HL the value 0AAH, and the carry flag is set to "1":

SCF ;  $C \leftarrow$  "1"

ADC EA,HL ; EA  $\leftarrow$  0C3H + 0AAH + 1H = 6EH, C  $\leftarrow$  "1"

JPS XXX ; Jump to XXX; no skip after ADC

2. If the extended accumulator contains the value 0C3H, register pair HL the value 0AAH, and the carry flag is cleared to "0":

RCF ;  $C \leftarrow "0"$ 

ADC EA,HL ; EA  $\leftarrow$  0C3H + 0AAH + 0H = 6EH, C  $\leftarrow$  "1"

JPS XXX ; Jump to XXX; no skip after ADC



## ADC — Add With Carry

ADC (Continued)

**Examples:** 

3. If ADC A,@HL is followed by an ADS A,#im, the ADC skips on carry to the instruction immediately after the ADS. An ADS instruction immediately after the ADC does not skip even if an overflow occurs. This function is useful for decimal adjustment operations.

a. 8 + 9 decimal addition (the contents of the address specified by the HL register is 9H):

RCF ;  $C \leftarrow "0"$  LD A,#8H ;  $A \leftarrow 8H$ 

ADS A,#6H ; A  $\leftarrow$  8H + 6H = 0EH ADC A,@HL ; A  $\leftarrow$  7H, C  $\leftarrow$  "1"

ADS A,#0AH ; Skip this instruction because C = "1" after ADC result

JPS XXX

b. 3 + 4 decimal addition (the contents of the address specified by the HL register is 4H):

RCF ;  $C \leftarrow$  "0" LD A,#3H ;  $A \leftarrow$  3H

ADS A,#6H ;  $A \leftarrow 3H + 6H = 9H$ 

ADC A,@HL ;  $A \leftarrow 9H + 4H + C(0) = 0DH$ ADS A,#0AH ; No skip.  $A \leftarrow 0DH + 0AH = 7H$ 

; (The skip function for 'ADS A,#im' is inhibited after an

; 'ADC A,@HL' instruction even if an overflow occurs.)

JPS XXX

### ADS — Add And Skip On Overflow

ADS dst,src

Operation:

| Operand | Operation Summary                                          | Bytes | Cycles |
|---------|------------------------------------------------------------|-------|--------|
| A, #im  | Add 4-bit immediate data to A and skip on overflow         | 1     | 1 + S  |
| EA,#imm | Add 8-bit immediate data to EA and skip on overflow        | 2     | 2 + S  |
| A,@HL   | Add indirect data memory to A and skip on overflow         | 1     | 1 + S  |
| EA,RR   | Add register pair (RR) contents to EA and skip on overflow | 2     | 2 + S  |
| RRb,EA  | Add EA to register pair (RRb) and skip on overflow         | 2     | 2 + S  |

**Description:** 

The source operand is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. If there is an overflow from the most significant bit of the result, the skip signal is generated and a skip is executed, but the carry flag value is unaffected.

If 'ADS A,#im' follows an 'ADC A,@HL' instruction in a program, ADC skips the ADS instruction if an overflow occurs. If there is no overflow, the ADS instruction is executed normally. This skip condition is valid only for 'ADC A,@HL' instructions, however. If an overflow occurs following an ADS instruction, the next instruction is not skipped.

| Operand |    |    | В  | inary | Cod | е  |    | Operation Notation |                                              |
|---------|----|----|----|-------|-----|----|----|--------------------|----------------------------------------------|
| A, #im  | 1  | 0  | 1  | 0     | d3  | d2 | d1 | d0                 | $A \leftarrow A + im$ ; skip on overflow     |
| EA,#imm | 1  | 1  | 0  | 0     | 1   | 0  | 0  | 1                  | $EA \leftarrow EA + imm; skip on overflow$   |
|         | d7 | d6 | d5 | d4    | d3  | d2 | d1 | d0                 |                                              |
| A,@HL   | 0  | 0  | 1  | 1     | 1   | 1  | 1  | 1                  | $A \leftarrow A + (HL)$ ; skip on overflow   |
| EA,RR   | 1  | 1  | 0  | 1     | 1   | 1  | 0  | 0                  | $EA \leftarrow EA + RR$ ; skip on overflow   |
|         | 1  | 0  | 0  | 1     | 1   | r2 | r1 | 0                  |                                              |
| RRb,EA  | 1  | 1  | 0  | 1     | 1   | 1  | 0  | 0                  | $RRb \leftarrow RRb + EA$ ; skip on overflow |
|         | 1  | 0  | 0  | 1     | 0   | r2 | r1 | 0                  |                                              |

**Examples:** 

1. The extended accumulator contains the value 0C3H, register pair HL the value 0AAH, and the carry flag = "0":

ADS EA,HL ; EA  $\leftarrow$  0C3H + 0AAH = 6DH, C  $\leftarrow$  "0"

;  $\;$  ADS skips on overflow, but carry flag value is not affected.

JPS XXX ; This instruction is skipped since ADS had an overflow.

JPS YYY ; Jump to YYY.



### ADS — Add And Skip On Overflow

ADS (Continued)

**Examples:** 

2. If the extended accumulator contains the value 0C3H, register pair HL the value 12H, and the carry flag = "0":

```
ADS EA,HL ; EA \leftarrow 0C3H + 12H = 0D5H, C \leftarrow "0" JPS XXX ; Jump to XXX; no skip after ADS.
```

- 3. If 'ADC A,@HL' is followed by an 'ADS A,#im', the ADC skips on overflow to the instruction immediately after the ADS. An 'ADS A,#im' instruction immediately after the 'ADC A,@HL' does not skip even if overflow occurs. This function is useful for decimal adjustment operations.
- a. 8 + 9 decimal addition (the contents of the address specified by the HL register is 9H):

```
; C ← "0"
RCF
                                    ; A \leftarrow 8H
LD
           A.#8H
           A,#6H
                                    ; A \leftarrow 8H + 6H = 0EH
ADS
                                    ; A \leftarrow 7H, C \leftarrow "1"
ADC
           A,@HL
ADS
           A,#0AH
                                    ; Skip this instruction because C = "1" after ADC result.
JPS
           XXX
```

b. 3 + 4 decimal addition (the contents of the address specified by the HL register is 4H):

```
RCF
                                   ; C ← "0"
LD
          A,#3H
                                    A \leftarrow 3H
ADS
          A,#6H
                                     A \leftarrow 3H + 6H = 9H
          A,@HL
                                     A \leftarrow 9H + 4H + C(0) = 0DH
ADC
ADS
          A,#0AH
                                   ; No skip. A \leftarrow 0DH + 0AH = 7H
                                   ; (The skip function for 'ADS A,#im' is inhibited after an
                                   ; 'ADC A,@HL' instruction even if an overflow occurs.)
JPS
          XXX
```

## AND — Logical And

AND dst,src

Operation:

| Operand | Operation Summary                       | Bytes | Cycles |
|---------|-----------------------------------------|-------|--------|
| A,#im   | Logical-AND A immediate data to A       | 2     | 2      |
| A,@HL   | Logical-AND A indirect data memory to A | 1     | 1      |
| EA,RR   | Logical-AND register pair (RR) to EA    | 2     | 2      |
| RRb,EA  | Logical-AND EA to register pair (RRb)   | 2     | 2      |

#### **Description:**

The source operand is logically ANDed with the destination operand. The result is stored in the destination. The logical AND operation results in a "1" bit being stored whenever the corresponding bits in the two operands are both "1"; otherwise a "0" bit is stored. The contents of the source are unaffected.

| Operand |   |   | В | inary | Cod | е  | Operation Notation |    |                             |
|---------|---|---|---|-------|-----|----|--------------------|----|-----------------------------|
| A,#im   | 1 | 1 | 0 | 1     | 1   | 1  | 0                  | 1  | $A \leftarrow A \ AND \ im$ |
|         | 0 | 0 | 0 | 1     | d3  | d2 | d1                 | d0 |                             |
| A,@HL   | 0 | 0 | 1 | 1     | 1   | 0  | 0                  | 1  | $A \leftarrow A$ AND (HL)   |
| EA,RR   | 1 | 1 | 0 | 1     | 1   | 1  | 0                  | 0  | EA ← EA AND RR              |
|         | 0 | 0 | 0 | 1     | 1   | r2 | r1                 | 0  |                             |
| RRb,EA  | 1 | 1 | 0 | 1     | 1   | 1  | 0                  | 0  | RRb ← RRb AND EA            |
|         | 0 | 0 | 0 | 1     | 0   | r2 | r1                 | 0  |                             |

#### Example:

If the extended accumulator contains the value 0C3H (11000011B) and register pair HL the value 55H (01010101B), the instruction

AND EA,HL

leaves the value 41H (01000001B) in the extended accumulator EA .



**SAM47 INSTRUCTION SET** KS57C3316/P3316

### **BAND** — Bit Logical And

**BAND** C,src.b

Operation:

| Operand   | Operation Summary                      | Bytes | Cycles |
|-----------|----------------------------------------|-------|--------|
| C,mema.b  | Logical-AND carry flag with memory bit | 2     | 2      |
| C,memb.@L |                                        | 2     | 2      |
| C,@H+DA.b |                                        | 2     | 2      |

**Description:** 

The specified bit of the source is logically ANDed with the carry flag bit value. If the Boolean value of the source bit is a logic zero, the carry flag is cleared to "0"; otherwise, the current carry flag setting is left unaltered. The bit value of the source operand is not affected.

| Operand    |   |   | В  | Binary | Cod | е  |    | Operation Notation |                                                  |
|------------|---|---|----|--------|-----|----|----|--------------------|--------------------------------------------------|
| C,mema.b * | 1 | 1 | 1  | 1      | 0   | 1  | 0  | 1                  | C ← C AND mema.b                                 |
|            |   |   |    |        |     |    |    |                    |                                                  |
| C,memb.@L  | 1 | 1 | 1  | 1      | 0   | 1  | 0  | 1                  | $C \leftarrow C$ AND [memb.7-2 + L.3-2]. [L.1-0] |
|            | 0 | 1 | 0  | 0      | а5  | a4 | а3 | a2                 |                                                  |
| C,@H+DA.b  | 1 | 1 | 1  | 1      | 0   | 1  | 0  | 1                  | C ← C AND [H + DA.3-0].b                         |
|            | 0 | 0 | b1 | b0     | аЗ  | a2 | a1 | a0                 |                                                  |

\* mema.b

|   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|----|------|-------|----|---------------|----|-----------|
| 1 | 0 | b1 | b0   | а3    | a2 | a1            | a0 | FB0H-FBFH |
| 1 | 1 | b1 | b0   | аЗ    | a2 | a1            | a0 | FF0H-FFFH |

**Examples:** 

1. The following instructions set the carry flag if P1.0 (port 1.0) is equal to "1" (and assuming the carry flag is already set to "1"):

SMB

; If P1.0 = "1", C  $\leftarrow$  "1"; If P1.0 = "0", C  $\leftarrow$  "0" **BAND** C,P1.0

2. Assume the P1 address is FF1H and the value for register L is 9H (1001B). The address (memb.7-2) is 111100B; (L.3-2) is 10B. The resulting address is 11110010B or FF2H, specifying P2. The bit value for the BAND instruction, (L.1-0) is 01B which specifies bit 1. Therefore, P1.@L = P2.1:

LD L,#9H

**BAND** C,P1.@L ; P1.@L is specified as P2.1

: C AND P2.1

# **BAND**— Bit Logical And

BAND (Continued)

**Examples:** 3. Register H contains the value 2H and FLAG = 20H.3. The address of H is 0010B and FLAG

(3-0) is 0000B. The resulting address is 00100000B or 20H. The bit value for the BAND

instruction is 3. Therefore, @H+FLAG = 20H.3:

FLAG EQU 20H.3 LD H,#2H

BAND C,@H+FLAG ; C AND FLAG (20H.3)



### **BITR** — Bit Reset

BITR dst.b

Operation:

| Operand | Operation Summary                        | Bytes | Cycles |
|---------|------------------------------------------|-------|--------|
| DA.b    | Clear specified memory bit to logic zero | 2     | 2      |
| mema.b  |                                          | 2     | 2      |
| memb.@L |                                          | 2     | 2      |
| @H+DA.b |                                          | 2     | 2      |

**Description:** 

A BITR instruction clears to logic zero (resets) the specified bit within the destination operand. No other bits in the destination are affected.

| Operand  |    |    | В  | Binary | Cod | е  |    |    | Operation Notation            |
|----------|----|----|----|--------|-----|----|----|----|-------------------------------|
| DA.b     | 1  | 1  | b1 | b0     | 0   | 0  | 0  | 0  | DA.b ← 0                      |
|          | а7 | а6 | а5 | a4     | а3  | a2 | a1 | a0 |                               |
| mema.b * | 1  | 1  | 1  | 1      | 1   | 1  | 1  | 0  | mema.b ← 0                    |
|          |    |    |    |        |     |    |    |    |                               |
| memb.@L  | 1  | 1  | 1  | 1      | 1   | 1  | 1  | 0  | [memb.7–2 + L3–2].[L.1–0] ← 0 |
|          | 0  | 1  | 0  | 0      | a5  | a4 | а3 | a2 |                               |
| @H+DA.b  | 1  | 1  | 1  | 1      | 1   | 1  | 1  | 0  | [H + DA.3–0].b ← 0            |
|          | 0  | 0  | b1 | b0     | а3  | a2 | a1 | a0 |                               |

\* mema.b

|   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|----|------|-------|----|---------------|----|-----------|
| 1 | 0 | b1 | b0   | а3    | a2 | a1            | a0 | FB0H-FBFH |
| 1 | 1 | b1 | b0   | а3    | a2 | a1            | a0 | FF0H-FFFH |

**Examples:** 

1. Bit location 30H.2 in the RAM has a current value of logic one. The following instruction clears the third bit in RAM location 30H (bit 2) to logic zero:

BITR 30H.2 ;  $30H.2 \leftarrow "0"$ 

2. You can use BITR in the same way to manipulate a port address bit:

BITR P1.0 ; P1.0  $\leftarrow$  "0"

### BITR - Bit Reset

BITR (Continued)

**Examples:** 3. Assuming that P2.2, P2.3, and P3.0-P3.3 are cleared to "0":

LD L,#0AH

BP2 BITR P1.@L ; First, P1.@0AH = P2.2

; (111100B) + 10B.10B = 0F2H.2

INCS L JR BP2

4. If bank 0, location 0A0H.0 is cleared (and regardless of whether the EMB value is logic zero), BITR has the following effect:

FLAG EQU 0A0H.0

•

•

BITR EMB

•

LD H,#0AH

BITR @H+FLAG ; Bank 0 (AH + 0H).0 =  $0A0H.0 \leftarrow "0"$ 

**NOTE:** Since the BITR instruction is used for output functions, the pin names used in the examples above may change for different devices in the SAM47 product family.

### BITS - Bit Set

BITS dst.b

Operation:

| Operand | Operation Summary        | Bytes | Cycles |
|---------|--------------------------|-------|--------|
| DA.b    | Set specified memory bit | 2     | 2      |
| mema.b  |                          | 2     | 2      |
| memb.@L |                          | 2     | 2      |
| @H+DA.b |                          | 2     | 2      |

**Description:** 

This instruction sets the specified bit within the destination without affecting any other bits in the destination. BITS can manipulate any bit that is addressable using direct or indirect addressing modes.

| Operand  |    |    | В  | Binary | Cod | е  |    |    | Operation Notation               |
|----------|----|----|----|--------|-----|----|----|----|----------------------------------|
| DA.b     | 1  | 1  | b1 | b0     | 0   | 0  | 0  | 1  | DA.b ← 1                         |
|          | а7 | а6 | а5 | a4     | а3  | a2 | a1 | a0 |                                  |
| mema.b * | 1  | 1  | 1  | 1      | 1   | 1  | 1  | 1  | mema.b ← 1                       |
|          |    |    |    |        |     |    |    |    |                                  |
| memb.@L  | 1  | 1  | 1  | 1      | 1   | 1  | 1  | 1  | [memb.7–2 + L.3–2].b [L.1–0] ← 1 |
|          | 0  | 1  | 0  | 0      | а5  | a4 | а3 | a2 |                                  |
| @H+DA.b  | 1  | 1  | 1  | 1      | 1   | 1  | 1  | 1  | [H + DA.3−0].b ← 1               |
|          | 0  | 0  | b1 | b0     | а3  | a2 | a1 | a0 |                                  |

\* mema.b

|   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|----|------|-------|----|---------------|----|-----------|
| 1 | 0 | b1 | b0   | а3    | a2 | a1            | a0 | FB0H-FBFH |
| 1 | 1 | b1 | b0   | а3    | a2 | a1            | a0 | FF0H-FFFH |

Examples:

1. Assuming that bit location 30H.2 in the RAM has a current value of "0", the following instruction sets the second bit of location 30H to "1".

BITS 30H.2 ;  $30H.2 \leftarrow "1"$ 

2. You can use BITS in the same way to manipulate a port address bit:

BITS P2.0 ; P2.0  $\leftarrow$  "1"

### BITS — Bit Set

BITS (Continued)

**Examples:** 3. Given that P2.2, P2.3, and P3.0-P3.3 are set to "1":

LD L,#0AH BP2 BITS P1.@L ; First, P1.@0AH = P2.2

; (111100B) + 10B.10B = 0F2H.2

INCS L JR BP2

4. If bank 0, location 0A0H.0, is set to "1" and the EMB = "0", BITS has the following effect:

FLAG EQU 0A0H.0

•
•
BITR EMB
•
•
LD H,#0AH

BITS @H+FLAG ; Bank 0 (AH + 0H).0 =  $0A0H.0 \leftarrow "1"$ 

**NOTE:** Since the BITS instruction is used for output functions, pin names used in the examples above may change for different devices in the SAM47 product family.

## **BOR** — Bit Logical OR

BOR C,src.b

Operation:

| Operand   | Operation Summary                          | Bytes | Cycles |
|-----------|--------------------------------------------|-------|--------|
| C,mema.b  | Logical-OR carry with specified memory bit | 2     | 2      |
| C,memb.@L |                                            | 2     | 2      |
| C,@H+DA.b |                                            | 2     | 2      |

**Description:** 

The specified bit of the source is logically ORed with the carry flag bit value. The value of the source is unaffected.

| Operand    |   |   | В  | Binary | Cod | е  | Operation Notation |    |                                                 |
|------------|---|---|----|--------|-----|----|--------------------|----|-------------------------------------------------|
| C,mema.b * | 1 | 1 | 1  | 1      | 0   | 1  | 1                  | 0  | $C \leftarrow C$ OR mema.b                      |
|            |   |   |    |        |     |    |                    |    |                                                 |
| C,memb.@L  | 1 | 1 | 1  | 1      | 0   | 1  | 1                  | 0  | $C \leftarrow C$ OR [memb.7-2 + L.3-2]. [L.1-0] |
|            | 0 | 1 | 0  | 0      | а5  | a4 | аЗ                 | a2 |                                                 |
| C,@H+DA.b  | 1 | 1 | 1  | 1      | 0   | 1  | 1                  | 0  | C ← C OR [H + DA.3–0].b                         |
|            | 0 | 0 | b1 | b0     | а3  | a2 | a1                 | a0 |                                                 |

\* mema.b

|   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|----|------|-------|----|---------------|----|-----------|
| 1 | 0 | b1 | b0   | аЗ    | a2 | a1            | a0 | FB0H-FBFH |
| 1 | 1 | b1 | b0   | а3    | a2 | a1            | a0 | FF0H-FFFH |

**Examples:** 

1. The carry flag is logically ORed with the P1.0 value:

RCF ;  $C \leftarrow "0"$ 

BOR C,P1.0 ; If P1.0 = "1", then C  $\leftarrow$  "1"; if P1.0 = "0", then C  $\leftarrow$  "0"

2. The P1 address is FF1H and register L contains the value 9H (1001B). The address (memb.7–2) is 111100B and (L.3–2) = 10B. The resulting address is 11110010B or FF2H, specifying P2. The bit value for the BOR instruction, (L.1–0) is 01B which specifies bit 1. Therefore, P1.@L = P2.1:

LD L,#9H

BOR C,P1.@L ; P1.@L is specified as P2.1; C OR P2.1

## **BOR** — Bit Logical OR

BOR (Continued)

**Examples:** 3. Register H contains the value 2H and FLAG = 20H.3. The address of H is 0010B and

FLAG(3-0) is 0000B. The resulting address is 00100000B or 20H. The bit value for the BOR

instruction is 3. Therefore, @H+FLAG = 20H.3:

FLAG EQU 20H.3

LD H,#2H

BOR C,@H+FLAG ; C OR FLAG (20H.3)



# ${f BTSF}-{f Bit}$ Test and Skip on False

BTSF dst.b

Operation:

| Operand | Operation Summary                                    | Bytes | Cycles |
|---------|------------------------------------------------------|-------|--------|
| DA.b    | Test specified memory bit and skip if bit equals "0" | 2     | 2 + S  |
| mema.b  |                                                      | 2     | 2 + S  |
| memb.@L |                                                      | 2     | 2 + S  |
| @H+DA.b |                                                      | 2     | 2 + S  |

**Description:** 

The specified bit within the destination operand is tested. If it is a "0", the BTSF instruction skips the instruction which immediately follows it; otherwise the instruction following the BTSF is executed. The destination bit value is not affected.

| Operand   |    | Binary Code |    |    |    |    |    |    | Operation Notation                        |
|-----------|----|-------------|----|----|----|----|----|----|-------------------------------------------|
| DA.b      | 1  | 1           | b1 | b0 | 0  | 0  | 1  | 0  | Skip if DA.b = 0                          |
|           | а7 | a6          | а5 | a4 | аЗ | a2 | a1 | a0 |                                           |
| mema.b *  | 1  | 1           | 1  | 1  | 1  | 0  | 0  | 0  | Skip if mema.b = 0                        |
| memb.@L   | 1  | 1           | 1  | 1  | 1  | 0  | 0  | 0  | Skip if [memb.7–2 + L.3-2]. $[L.1-0] = 0$ |
|           | 0  | 1           | 0  | 0  | а5 | a4 | а3 | a2 |                                           |
| @H + DA.b | 1  | 1           | 1  | 1  | 1  | 0  | 0  | 0  | Skip if [H + DA.3-0].b = 0                |
|           | 0  | 0           | b1 | b0 | аЗ | a2 | a1 | a0 |                                           |

\* mema.b

|   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|----|------|-------|----|---------------|----|-----------|
| 1 | 0 | b1 | b0   | аЗ    | a2 | a1            | a0 | FB0H-FBFH |
| 1 | 1 | b1 | b0   | а3    | a2 | a1            | a0 | FF0H-FFFH |

**Examples:** 

1. If RAM bit location 30H.2 is set to logic zero, the following instruction sequence will cause the program to continue execution from the instruction identified as LABEL2:

BTSF 30H.2 ; If 30H.2 = "0", then skip RET ; If 30H.2 = "1", return

JP LABEL2

2. You can use BTSF in the same way to manipulate a port pin address bit:

BTSF P2.0 ; If P2.0 = "0", then skip RET ; If P2.0 = "1", then return

JP LABEL3

# ${f BTSF}-{f Bit}$ Test and Skip on False

**BTSF** (Continued)

**Examples:** 3. P2.2, P2.3 and P3.0-P3.3 are tested:

> LD L,#0AH

BP2 **BTSF** P1.@L ; First, P1.@0AH = P2.2

; (111100B) + 10B.10B = 0F2H.2

RET INCS L BP2 JR

4. Bank 0, location 0A0H.0, is tested and (regardless of the current EMB value) BTSF has the following effect:

FLAG EQU 0A0H.0

**BITR EMB** 

LD H,#0AH

**BTSF** @H+FLAG; If bank 0 (AH + 0H).0 = 0A0H.0 = 0", then skip

**RET** 

### **BTST** — Bit Test and Skip on True

**BTST** dst.b

Operation:

| Operand | Operation Summary                                | Bytes | Cycles |
|---------|--------------------------------------------------|-------|--------|
| С       | Test carry bit and skip if set (= "1")           | 1     | 1 + S  |
| DA.b    | Test specified bit and skip if memory bit is set | 2     | 2 + S  |
| mema.b  |                                                  | 2     | 2 + S  |
| memb.@L |                                                  | 2     | 2 + S  |
| @H+DA.b |                                                  | 2     | 2 + S  |

**Description:** 

The specified bit within the destination operand is tested. If it is "1", the instruction that immediately follows the BTST instruction is skipped; otherwise the instruction following the BTST instruction is executed. The destination bit value is not affected.

| Operand  | Binary Code |    |    |    |    | е  |    |    | Operation Notation                         |
|----------|-------------|----|----|----|----|----|----|----|--------------------------------------------|
| С        | 1           | 1  | 0  | 1  | 0  | 1  | 1  | 1  | Skip if C = 1                              |
| DA.b     | 1           | 1  | b1 | b0 | 0  | 0  | 1  | 1  | Skip if DA.b = 1                           |
|          | а7          | a6 | а5 | a4 | а3 | a2 | a1 | a0 |                                            |
| mema.b * | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Skip if mema.b = 1                         |
|          |             |    |    |    |    |    |    |    |                                            |
| memb.@L  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Skip if [memb.7-2 + L.3-2].<br>[L.1-0] = 1 |
|          | 0           | 1  | 0  | 0  | а5 | a4 | а3 | a2 |                                            |
| @H+DA.b  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Skip if [H + DA.3-0].b = 1                 |
|          | 0           | 0  | b1 | b0 | а3 | a2 | a1 | a0 |                                            |

\* mema.b

|   |   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|---|----|------|-------|----|---------------|----|-----------|
| • | 1 | 0 | b1 | b0   | а3    | a2 | a1            | a0 | FB0H-FBFH |
| · | 1 | 1 | b1 | b0   | а3    | a2 | a1            | a0 | FF0H-FFFH |

**Examples:** 

1. If RAM bit location 30H.2 is set to logic zero, the following instruction sequence will execute the RET instruction:

; If 30H.2 = "1", then skip **BTST** 30H.2 **RET** ; If 30H.2 = "0", return

JΡ LABEL2

## $\mathsf{BTST}-\mathsf{Bit}\,\mathsf{Test}\,\mathsf{and}\,\mathsf{Skip}\,\mathsf{on}\,\mathsf{True}$

BTST (Continued)

**Examples:** 2. You can use BTST in the same way to manipulate a port pin address bit:

BTST P2.0 ; If P2.0 = "1", then skip RET ; If P2.0 = "0", then return

JP LABEL3

3. Assume that P2.2, P2.3 and P3.0-P3.3 are cleared to "0":

```
LD L,#0AH

BP2 BTST P1.@L ; First, P1.@0AH = P2.2
; (111100B) + 10B.10B = 0F2H.2

RET
INCS L
JR BP2
```

4. Bank 0, location 0A0H.0, is tested and (regardless of the current EMB value) BTST has the following effect:

### **BTSTZ**— Bit Test and Skip on True; Clear Bit

BTSTZ dst.b

Operation:

| Operand | Operation Summary                                       | Bytes | Cycles |
|---------|---------------------------------------------------------|-------|--------|
| mema.b  | Test specified bit; skip and clear if memory bit is set | 2     | 2 + S  |
| memb.@L |                                                         | 2     | 2 + S  |
| @H+DA.b |                                                         | 2     | 2 + S  |

**Description:** 

The specified bit within the destination operand is tested. If it is a "1", the instruction immediately following the BTSTZ instruction is skipped; otherwise the instruction following the BTSTZ is executed. The destination bit value is cleared.

| Operand  |   |   | В  | inary | Cod | е  | Operation Notation |    |                                                      |
|----------|---|---|----|-------|-----|----|--------------------|----|------------------------------------------------------|
| mema.b * | 1 | 1 | 1  | 1     | 1   | 1  | 0                  | 1  | Skip if mema.b = 1 and clear                         |
|          |   |   |    |       |     |    |                    |    |                                                      |
| memb.@L  | 1 | 1 | 1  | 1     | 1   | 1  | 0                  | 1  | Skip if [memb.7-2 + L.3-2].<br>[L.1-0] = 1 and clear |
|          | 0 | 1 | 0  | 0     | а5  | a4 | аЗ                 | a2 |                                                      |
| @H+DA.b  | 1 | 1 | 1  | 1     | 1   | 1  | 0                  | 1  | Skip if [H + DA.3-0].b =1 and clear                  |
|          | 0 | 0 | b1 | b0    | а3  | a2 | a1                 | a0 |                                                      |

\* mema.b

| Second Byte |   |    |    |    |    |    |    | Bit Addresses |
|-------------|---|----|----|----|----|----|----|---------------|
| 1           | 0 | b1 | b0 | аЗ | a2 | a1 | a0 | FB0H-FBFH     |
| 1           | 1 | b1 | b0 | аЗ | a2 | a1 | a0 | FF0H-FFFH     |

Examples:

1. Port pin P2.0 is toggled by checking the P2.0 value (level):

BTSTZ P2.0 ; If P2.0 = "1", then P2.0  $\leftarrow$  "0" and skip

BITS P2.0 ; If P2.0 = "0", then P2.0  $\leftarrow$  "1"

JP LABEL3

2. Assume that port pins P2.2, P2.3 and P3.0-P3.3 are toggled:

LD L,#0AH BP2 BTSTZ P1.@L ; First, P1.@0AH = P2.2

; (111100B) + 10B.10B = 0F2H.2

RET INCS L JR BP2

## **BTSTZ**— Bit Test and Skip on True; Clear Bit

BTSTZ (Continued)

**Examples:** 3. Bank 0, location 0A0H.0, is tested and EMB = "0":

FLAG EQU 0A0H.0

•
•
•
BITR EMB
•
•

LD H,#0AH BTSTZ @H+FLAG ; If bank 0 (AH + 0H).0 = 0A0H.0 = "1", clear and skip

BITS @H+FLAG ; If 0A0H.0 = "0", then 0A0H.0  $\leftarrow$  "1"

**NOTE:** Since the BTSTZ instruction is used for input/output functions, pin names used in the examples above may change for different devices in the SAM47 product family.



### **BXOR** — Bit Exclusive OR

BXOR C,src.b

Operation:

| Operand   | Operation Summary                  | Bytes | Cycles |
|-----------|------------------------------------|-------|--------|
| C,mema.b  | Exclusive-OR carry with memory bit | 2     | 2      |
| C,memb.@L |                                    | 2     | 2      |
| C,@H+DA.b |                                    | 2     | 2      |

**Description:** 

The specified bit of the source is logically XORed with the carry bit value. The resultant bit is written to the carry flag. The source value is unaffected.

| Operand    |   | Binary Code |    |    |    |    |    | Operation Notation |                                                          |
|------------|---|-------------|----|----|----|----|----|--------------------|----------------------------------------------------------|
| C,mema.b * | 1 | 1           | 1  | 1  | 0  | 1  | 1  | 1                  | C ← C XOR mema.b                                         |
|            |   |             |    |    |    |    |    |                    |                                                          |
| C,memb.@L  | 1 | 1           | 1  | 1  | 0  | 1  | 1  | 1                  | $C \leftarrow C \text{ XOR [memb.7-2 + L.3-2]}.$ [L.1-0] |
|            | 0 | 1           | 0  | 0  | а5 | a4 | аЗ | a2                 |                                                          |
| C,@H+DA.b  | 1 | 1           | 1  | 1  | 0  | 1  | 1  | 1                  | C ← C XOR [H + DA.3–0].b                                 |
|            | 0 | 0           | b1 | b0 | а3 | a2 | a1 | a0                 |                                                          |

\* mema.b

|   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |
|---|---|----|------|-------|----|---------------|----|-----------|
| 1 | 0 | b1 | b0   | аЗ    | a2 | a1            | a0 | FB0H-FBFH |
| 1 | 1 | b1 | b0   | а3    | a2 | a1            | a0 | FF0H-FFFH |

**Examples:** 

1. The carry flag is logically XORed with the P1.0 value:

RCF ;  $C \leftarrow$  "0"

BXOR C,P1.0 ; If P1.0 = "1", then C  $\leftarrow$  "1"; if P1.0 = "0", then C  $\leftarrow$  "0"

2. The P1 address is FF1H and register L contains the value 9H (1001B). The address (memb.7–2) is 111100B and (L.3–2) = 10B. The resulting address is 11110010B or FF2H, specifying P2. The bit value for the BXOR instruction, (L.1–0) is 01B which specifies bit 1. Therefore, P1.@L = P2.1:

LD L,#9H

BXOR C,P1.@L ; P1.@L is specified as P2.1; C XOR P2.1

### **BXOR** — Bit Exclusive OR

BXOR (Continued)

**Examples:** 3. Register H contains the value 2H and FLAG = 20H.3. The address of H is 0010B and

FLAG(3-0) is 0000B. The resulting address is 00100000B or 20H. The bit value for the BOR

instruction is 3. Therefore, @H+FLAG = 20H.3:

FLAG EQU 20H.3

LD H,#2H

BXOR C,@H+FLAG ; C XOR FLAG (20H.3)



### **CALL** — Call Procedure

CALL dst

Operation:

| Operand | Operation Summary            | Bytes | Cycles |
|---------|------------------------------|-------|--------|
| ADR14   | Call direct address(14 bits) | 3     | 4      |

#### **Description:**

CALL calls a subroutine located at the destination address. The instruction adds three to the program counter to generate the return address and then pushes the result onto the stack, decreasing the stack pointer by six. The EMB and ERB are also pushed to the stack. Program execution continues with the instruction at this address. The subroutine may therefore begin anywhere in the full 16K bytes program memory address space.

| Operand |    | Binary Code |     |     |     |     |    | Operation Notation |                                                   |
|---------|----|-------------|-----|-----|-----|-----|----|--------------------|---------------------------------------------------|
| ADR14   | 1  | 1           | 0   | 1   | 1   | 0   | 1  | 1                  | (SP-1) (SP-2) ← EMB, ERB<br>(SP-3) (SP-4) ← PC7-0 |
|         | 0  | 1           | a13 | a12 | a11 | a10 | a9 | a8                 | (SP–5) (SP–6) ← PC13–8<br>SP ← SP–6               |
|         | a7 | a6          | а5  | a4  | a3  | a2  | a1 | a0                 | PC13–0 ← ADR14                                    |

#### Example:

The stack pointer value is 00H and the label 'PLAY' is assigned to program memory location 0E3FH. Executing the instruction

CALL PLAY

at location 0123H will generate the following values:

SP = 0FAH0FFH = 0H

0FEH = EMB, ERB

0FDH = 2H 0FCH = 6H 0FBH = 0H 0FAH = 1H PC = 0E3FH

Data is written to stack locations 0FFH-0FAH as follows:

| 0FAH | PC11 – PC8 |   |      |      |  |  |  |  |  |
|------|------------|---|------|------|--|--|--|--|--|
| 0FBH | 0          | 0 | PC13 | PC12 |  |  |  |  |  |
| 0FCH | PC3 – PC0  |   |      |      |  |  |  |  |  |
| 0FDH | PC7 – PC4  |   |      |      |  |  |  |  |  |
| 0FEH | 0          | 0 | EMB  | ERB  |  |  |  |  |  |
| 0FFH | 0          | 0 | 0    | 0    |  |  |  |  |  |

### **CALLS** — Call Procedure (Short)

#### CALLS dst

Operation:

| Operand | Operation Summary                             | Bytes | Cycles |
|---------|-----------------------------------------------|-------|--------|
| ADR11   | Call direct address within 2K bytes (11 bits) | 2     | 3      |

#### **Description:**

The CALLS instruction unconditionally calls a subroutine located at the indicated address. The instruction increments the PC twice to obtain the address of the following instruction. Then, it pushes the result onto the stack, decreasing the stack pointer six times. The higher bits of the PC, with the exception of the lower 11 bits, are cleared. The subroutine call must therefore be located within the 2K bytes (0000H-07FFH) of program memory.

| Operand | Binary Code |    |    |    |    |     | Operation Notation |    |                                                                             |
|---------|-------------|----|----|----|----|-----|--------------------|----|-----------------------------------------------------------------------------|
| ADR11   | 1           | 1  | 1  | 0  | 1  | a10 | a9                 | a8 | (SP-1) (SP-2) ← EMB, ERB<br>(SP-3) (SP-4) ← PC7-0<br>(SP-5) (SP-6) ← PC13-8 |
|         | а7          | a6 | a5 | a4 | аЗ | a2  | a1                 | a0 | SP ← SP − 6<br>PC13−11 ← 0<br>PC10−0 ← ADR11                                |

#### Example:

The stack pointer value is 00H and the label 'PLAY' is assigned to program memory location 0345H. Executing the instruction

CALLS PLAY

at location 0123H will generate the following values:

SP = 0FAH0FFH = 0H

0FEH = EMB, ERB

0FDH = 2H 0FCH = 5H 0FBH = 0H 0FAH = 1H PC = 0345H

Data is written to stack locations 0FFH-0FAH as follows:

| 0FAH | PC11 – PC8 |   |      |      |  |  |  |  |  |
|------|------------|---|------|------|--|--|--|--|--|
| 0FBH | 0          | 0 | PC13 | PC12 |  |  |  |  |  |
| 0FCH | PC3 – PC0  |   |      |      |  |  |  |  |  |
| 0FDH | PC7 – PC4  |   |      |      |  |  |  |  |  |
| 0FEH | 0          | 0 | EMB  | ERB  |  |  |  |  |  |
| 0FFH | 0          | 0 | 0    | 0    |  |  |  |  |  |



# **CCF** — Complement Carry Flag

**CCF** 

Operation:

| Operand | Operation Summary     | Bytes | Cycles |
|---------|-----------------------|-------|--------|
| _       | Complement carry flag | 1     | 1      |

**Description:** The carry flag is complemented; if C = "1" it is changed to C = "0" and vice-versa.

| Operand |   |   | В | inary | Code | е | Operation Notation |   |                  |
|---------|---|---|---|-------|------|---|--------------------|---|------------------|
| _       | 1 | 1 | 0 | 1     | 0    | 1 | 1                  | 0 | $C \leftarrow C$ |

**Example:** If the carry flag is logic zero, the instruction

CCF

changes the value to logic one.

# ${f COM}$ — Complement Accumulator

COM A

Operation:

| Operand | Operation Summary          | Bytes | Cycles |
|---------|----------------------------|-------|--------|
| А       | Complement accumulator (A) | 2     | 2      |

**Description:** 

The accumulator value is complemented; if the bit value of A is "1", it is changed to "0" and vice versa

| Operand |   |                 | В | Binary | Cod | е | Operation Notation |   |                  |
|---------|---|-----------------|---|--------|-----|---|--------------------|---|------------------|
| Α       | 1 | 1 1 0 1 1 1 0 1 |   |        |     |   |                    | 1 | $A \leftarrow A$ |
|         | 0 | 0               | 1 | 1      | 1   | 1 | 1                  | 1 |                  |

**Example:** If the accumulator contains the value 4H (0100B), the instruction

COM A

leaves the value 0BH (1011B) in the accumulator.

# **CPSE** — Compare and Skip if Equal

CPSE dst,src

Operation:

| Operand | Operation Summary                                   | Bytes | Cycles |
|---------|-----------------------------------------------------|-------|--------|
| R,#im   | Compare and skip if register equals #im             | 2     | 2 + S  |
| @HL,#im | Compare and skip if indirect data memory equals #im | 2     | 2 + S  |
| A,R     | Compare and skip if A equals R                      | 2     | 2 + S  |
| A,@HL   | Compare and skip if A equals indirect data memory   | 1     | 1 + S  |
| EA,@HL  | Compare and skip if EA equals indirect data memory  | 2     | 2 + S  |
| EA,RR   | Compare and skip if EA equals RR                    | 2     | 2 + S  |

**Description:** 

CPSE compares the source operand (subtracts it from) the destination operand, and skips the next instruction if the values are equal. Neither operand is affected by the comparison.

| Operand |    |    | В  | Binary | Cod | е  |    |    | Operation Notation           |
|---------|----|----|----|--------|-----|----|----|----|------------------------------|
| R,#im   | 1  | 1  | 0  | 1      | 1   | 0  | 0  | 1  | Skip if R = im               |
|         | d3 | d2 | d1 | d0     | 0   | r2 | r1 | r0 |                              |
| @HL,#im | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 1  | Skip if (HL) = im            |
|         | 0  | 1  | 1  | 1      | d3  | d2 | d1 | d0 |                              |
| A,R     | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 1  | Skip if A = R                |
|         | 0  | 1  | 1  | 0      | 1   | r2 | r1 | r0 |                              |
| A,@HL   | 0  | 0  | 1  | 1      | 1   | 0  | 0  | 0  | Skip if A = (HL)             |
| EA,@HL  | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | Skip if A = (HL), E = (HL+1) |
|         | 0  | 0  | 0  | 0      | 1   | 0  | 0  | 1  |                              |
| EA,RR   | 1  | 1  | 0  | 1      | 1   | 1  | 0  | 0  | Skip if EA = RR              |
|         | 1  | 1  | 1  | 0      | 1   | r2 | r1 | 0  |                              |

Example:

The extended accumulator contains the value 34H and register pair HL contains 56H. The second instruction (RET) in the instruction sequence

CPSE EA,HL RET

is not skipped. That is, the subroutine returns since the result of the comparison is 'not equal.'

## **DECS**— Decrement and Skip on Borrow

**DECS** dst

Operation:

| Operand | Operation Summary                            | Bytes | Cycles |
|---------|----------------------------------------------|-------|--------|
| R       | Decrement register (R); skip on borrow       | 1     | 1 + S  |
| RR      | Decrement register pair (RR); skip on borrow | 2     | 2 + S  |

**Description:** 

The destination is decremented by one. An original value of 00H will underflow to 0FFH. If a borrow occurs, a skip is executed. The carry flag value is unaffected.

| Operand |   |   | В | inary | Cod | е  | Operation Notation |    |                                       |
|---------|---|---|---|-------|-----|----|--------------------|----|---------------------------------------|
| R       | 0 | 1 | 0 | 0     | 1   | r2 | r1                 | rO | $R \leftarrow R-1$ ; skip on borrow   |
| RR      | 1 | 1 | 0 | 1     | 1   | 1  | 0                  | 0  | $RR \leftarrow RR-1$ ; skip on borrow |
|         | 1 | 1 | 0 | 1     | 1   | r2 | r1                 | 0  |                                       |

#### **Examples:**

1. Register pair HL contains the value 7FH (011111111B). The following instruction leaves the value 7EH in register pair HL:

DECS HL

2. Register A contains the value 0H. The following instruction sequence leaves the value 0FFH in register A. Since a "borrow" occurs, the 'CALL PLAY1' instruction is skipped and the 'CALL PLAY2' instruction is executed:

DECS A ; "Borrow" occurs

CALL PLAY1 ; Skipped CALL PLAY2 ; Executed



## ${f DI}$ — Disable Interrupts

DI

#### Operation:

| Operand | Operation Summary      | Bytes | Cycles |
|---------|------------------------|-------|--------|
| _       | Disable all interrupts | 2     | 2      |

#### **Description:**

Bit 3 of the interrupt priority register IPR, IME, is cleared to logic zero, disabling all interrupts. Interrupts can still set their respective interrupt status latches, but the CPU will not directly service them.

| Operand |   |               | В | inary | Cod | е | Operation Notation |   |         |
|---------|---|---------------|---|-------|-----|---|--------------------|---|---------|
| _       | 1 | 1 1 1 1 1 1 1 |   |       |     |   |                    | 0 | IME ← 0 |
|         | 1 | 0             | 1 | 1     | 0   | 0 | 1                  | 0 |         |

Example:

If the IME bit (bit 3 of the IPR) is logic one (e.g., all instructions are enabled), the instruction

DI

sets the IME bit to logic zero, disabling all interrupts.

## **EI** — Enable Interrupts

EI

#### Operation:

| Operand | Operation Summary     | Bytes | Cycles |
|---------|-----------------------|-------|--------|
| _       | Enable all interrupts | 2     | 2      |

#### **Description:**

Bit 3 of the interrupt priority register IPR (IME) is set to logic one. This allows all interrupts to be serviced when they occur, assuming they are enabled. If an interrupt's status latch was previously enabled by an interrupt, this interrupt can also be serviced.

| Operand |   |                 | В | inary | Cod | е | Operation Notation |   |         |
|---------|---|-----------------|---|-------|-----|---|--------------------|---|---------|
| _       | 1 | 1 1 1 1 1 1 1 1 |   |       |     |   |                    | 1 | IME ← 1 |
|         | 1 | 0               | 1 | 1     | 0   | 0 | 1                  | 0 |         |

Example:

If the IME bit (bit 3 of the IPR) is logic zero (e.g., all instructions are disabled), the instruction

ΕI

sets the IME bit to logic one, enabling all interrupts.



### **IDLE** — Idle Operation

#### **IDLE**

#### Operation:

| Operand | Operation Summary    | Bytes | Cycles |
|---------|----------------------|-------|--------|
| _       | Engage CPU idle mode | 2     | 2      |

#### **Description:**

IDLE causes the CPU clock to stop while the system clock continues oscillating by setting bit 2 of the power control register (PCON). After an IDLE instruction has been executed, peripheral hardware remains operative.

In application programs, an IDLE instruction must be immediately followed by at least three NOP instructions. This ensures an adequate time interval for the clock to stabilize before the next instruction is executed. If three NOP instructions are not used after IDLE instruction, leakage current could be flown because of the floating state in the internal bus.

| Operand |   |   | В | Binary | Cod | е | Operation Notation |   |            |
|---------|---|---|---|--------|-----|---|--------------------|---|------------|
| _       | 1 | 1 | 1 | 1      | 1   | 1 | 1                  | 1 | PCON.2 ← 1 |
|         | 1 | 0 | 1 | 0      | 0   | 0 | 1                  | 1 |            |

**Example:** The instruction sequence

**IDLE** 

NOP

NOP

NOP

sets bit 2 of the PCON register to logic one, stopping the CPU clock. The three NOP instructions provide the necessary timing delay for clock stabilization before the next instruction in the program sequence is executed.

## **INCS** — Increment and Skip on Carry

INCS dst

Operation:

| Operand | Operation Summary                             | Bytes | Cycles |
|---------|-----------------------------------------------|-------|--------|
| R       | Increment register (R); skip on carry         | 1     | 1 + S  |
| DA      | Increment direct data memory; skip on carry   | 2     | 2 + S  |
| @HL     | Increment indirect data memory; skip on carry | 2     | 2 + S  |
| RRb     | Increment register pair (RRb); skip on carry  | 1     | 1 + S  |

**Description:** 

The instruction INCS increments the value of the destination operand by one. An original value of 0FH will, for example, overflow to 00H. If a carry occurs, the next instruction is skipped. The carry flag value is unaffected.

| Operand |    |    | Е  | Binary | Cod | е  | Operation Notation |    |                                            |
|---------|----|----|----|--------|-----|----|--------------------|----|--------------------------------------------|
| R       | 0  | 1  | 0  | 1      | 1   | r2 | r1                 | r0 | $R \leftarrow R + 1$ ; skip on carry       |
| DA      | 1  | 1  | 0  | 0      | 1   | 0  | 1                  | 0  | DA ← DA + 1; skip on carry                 |
|         | a7 | a6 | a5 | a4     | а3  | a2 | a1                 | a0 |                                            |
| @HL     | 1  | 1  | 0  | 1      | 1   | 1  | 0                  | 1  | $(HL) \leftarrow (HL) + 1$ ; skip on carry |
|         | 0  | 1  | 1  | 0      | 0   | 0  | 1                  | 0  |                                            |
| RRb     | 1  | 0  | 0  | 0      | 0   | r2 | r1                 | 0  | RRb ← RRb + 1; skip on carry               |

Example:

Register pair HL contains the value 7EH (011111110B). RAM location 7EH contains 0FH. The instruction sequence

leaves the register pair HL with the value 7EH and RAM location 7EH with the value 1H. Since a carry occurred, the second instruction is skipped. The carry flag value remains unchanged.



## IRET — Return From Interrupt

#### **IRET**

#### Operation:

| Operand | Operation Summary     | Bytes | Cycles |
|---------|-----------------------|-------|--------|
| _       | Return from interrupt | 1     | 3      |

#### **Description:**

IRET is used at the end of an interrupt service routine. It pops the PC values successively from the stack and restores them to the program counter. The stack pointer is incremented by six and the PSW, enable memory bank (EMB) bit, and enable register bank (ERB) bit are also automatically restored to their pre-interrupt values. Program execution continues from the resulting address, which is generally the instruction immediately after the point at which the interrupt request was detected. If a lower-level or same-level interrupt was pending when the IRET was executed, IRET will be executed before the pending interrupt is processed.

| Operand |   |   | Е | Binary | Cod | е | Operation Notation |  |                                                                                                                                           |
|---------|---|---|---|--------|-----|---|--------------------|--|-------------------------------------------------------------------------------------------------------------------------------------------|
| _       | 1 | 1 | 0 | 1      | 0   | 1 | 0                  |  | PC13-8 $\leftarrow$ (SP + 1) (SP)<br>PC7-0 $\leftarrow$ (SP + 2) (SP + 3)<br>PSW $\leftarrow$ (SP + 4) (SP + 5)<br>SP $\leftarrow$ SP + 6 |

#### **Example:**

The stack pointer contains the value 0FAH. An interrupt is detected in the instruction at location 0122H. RAM locations 0FDH, 0FCH, and 0FAH contain the values 2H, 3H, and 1H, respectively. The instruction

**IRET** 

leaves the stack pointer with the value 00H and the program returns to continue execution at location 123H.

During a return from interrupt, data is popped from the stack to the program counter. The data in stack locations 0FFH–0FAH is organized as follows:

| 0FAH | PC11 – PC8 |       |       |      |  |  |  |  |  |  |
|------|------------|-------|-------|------|--|--|--|--|--|--|
| 0FBH | 0          | 0     | PC13  | PC12 |  |  |  |  |  |  |
| 0FCH | PC3 – PC0  |       |       |      |  |  |  |  |  |  |
| 0FDH |            | PC7 - | - PC4 |      |  |  |  |  |  |  |
| 0FEH | IS1        | IS0   | EMB   | ERB  |  |  |  |  |  |  |
| 0FFH | С          | SC2   | SC1   | SC0  |  |  |  |  |  |  |

## JP — Jump

JP dst

Operation:

| Operand | Operation Summary                | Bytes | Cycles |
|---------|----------------------------------|-------|--------|
| ADR14   | Jump to direct address (14 bits) | 3     | 3      |

#### **Description:**

JP causes an unconditional branch to the indicated address by replacing the contents of the program counter with the address specified in the destination operand. The destination can be anywhere in the 16K bytes program memory address space.

| Operand |    |    | E   | Binary | / Code | Operation Notation |    |    |                |
|---------|----|----|-----|--------|--------|--------------------|----|----|----------------|
| ADR14   | 1  | 1  | 0   | 1      | 1      | 0                  | 1  | 1  | PC13-0 ← ADR14 |
|         | 0  | 0  | a13 | a12    | a11    | a10                | a9 | a8 |                |
|         | а7 | а6 | а5  | a4     | а3     | a2                 | a1 | a0 |                |

**Example:** The label 'SYSCON' is assigned to the instruction at program location 07FFH. The instruction

JP SYSCON

at location 0123H will load the program counter with the value 07FFH.



## JPS — Jump (Short)

JPS dst

Operation:

| Operand | Operation Summary                       | Bytes | Cycles |
|---------|-----------------------------------------|-------|--------|
| ADR12   | Jump direct in a 4K-byte page (12 bits) | 2     | 2      |

#### **Description:**

JPS causes an unconditional branch to the indicated address within the 4K bytes block of the program memory. Bits 0–11 of the program counter are replaced with the directly specified address. The destination address for this jump is specified to the assembler by a label or by an actual address in program memory.

| Operand |                 |    | E  | Binary | / Code | Operation Notation |    |    |                   |
|---------|-----------------|----|----|--------|--------|--------------------|----|----|-------------------|
| ADR12   | 1 0 0 1 a11 a10 |    |    |        |        |                    | a9 | a8 | PC13–12 ← PC13–12 |
|         | a7              | а6 | a5 | a4     | а3     | a2                 | a1 | a0 | PC11–0 ← ADR12    |

Example:

The label 'SUB' is assigned to the instruction at program memory location 00FFH. The instruction

JPS SUB

at location 0EABH will load the program counter with the value 00FFH.

### JR — Jump Relative (Very Short)

JR dst

Operation:

| Operand | Operation Summary                          | Bytes | Cycles |
|---------|--------------------------------------------|-------|--------|
| #im     | Branch to relative immediate address       | 1     | 2      |
| @WX     | Branch relative to contents of WX register | 2     | 3      |
| @EA     | Branch relative to contents of EA          | 2     | 3      |

#### **Description:**

JR causes the relative address to be added to the program counter and passes control to the instruction whose address is now in the PC. The range of the relative address is current PC - 15 to current PC + 16. The destination address for this jump is specified to the assembler by a label, an actual address, or by immediate data using a plus sign (+) or a minus sign (-).

For immediate addressing, the (+) range is from 2 to 16 and the (-) range is from -1 to -15. If a 0, 1, or any other number that is outside these ranges are used, the assembler interprets it as an error.

For JR @WX and JR @EA branch relative instructions, the valid range for the relative address is 000H–0FFH. The destination address for these jumps can be specified to the assembler by a label that lies anywhere within the current 256-byte block.

Normally, the 'JR @WX' and 'JR @EA' instructions jump to the address in the page in which the instruction is located. However, if the first byte of the instruction code is located at address 0xFEH or 0xFFH, the instruction will jump to the next page.

| Operand |   |   | В | inary | Cod | е | Operation Notation |   |                               |
|---------|---|---|---|-------|-----|---|--------------------|---|-------------------------------|
| #im *   |   |   |   |       |     |   |                    |   | PC13–0 ← ADR (PC–15 to PC+16) |
| @WX     | 1 | 1 | 0 | 1     | 1   | 1 | 0                  | 1 | PC13-0 ← PC13-8               |
|         | 0 | 1 | 1 | 0     | 0   | 1 | 0                  | 0 | PC7–0 ← (WX)                  |
| @EA     | 1 | 1 | 0 | 1     | 1   | 1 | 0                  | 1 | PC13-0 ← PC13-8               |
|         | 0 | 1 | 1 | 0     | 0   | 0 | 0                  | 0 | PC7–0 ← (EA)                  |

\* JR #im

|   |   |   | First | Byte |    | Condition |    |                    |
|---|---|---|-------|------|----|-----------|----|--------------------|
| 0 | 0 | 0 | 1     | аЗ   | a2 | a1        | a0 | PC ← PC+2 to PC+16 |
| 0 | 0 | 0 | 0     | а3   | a2 | a1        | a0 | PC ← PC-1 to PC-15 |



### JR — Jump Relative (Very Short)

JR (Continued)

**Examples:** 1. A short form for a relative jump to label 'KK' is the instruction

JR KK

where 'KK' must be within the allowed range of current PC-15 to current PC+16. The JR instruction has in this case the effect of an unconditional JP instruction.

 In the following instruction sequence, if the instruction 'LD WX, #02H' were to be executed in place of 'LD WX,#00H', the program would jump to 0102H and 'JPS BBB' would be executed. If 'LD EA,#04H' were to be executed, the jump would be to 0104H and 'JPS CCC' would be executed.

```
ORG
      0100H
JPS
       AAA
JPS
       BBB
JPS
       CCC
JPS
       DDD
LD
       WX.#00H
                       : WX ← 00H
LD
       EA,WX
       WX,EA
ADS
                       ; WX \leftarrow (WX) + (WX)
                          Current PC13-8 (01H) + WX (00H) = 0100H
JR
       @WX
                       ; Jump to address 0100H and execute JPS AAA
```

3. Here is another example:

```
ORG
              0200H
       LD
              A,#0H
              A,#1H
       LD
       LD
              A,#2H
              A,#3H
       LD
              30H,A
       LD
                                ; Address 30H ← A
       JPS
              YYY
XXX
       LD
              EA,#00H
                                  EA \leftarrow 00H
                                  Jump to address 0200H
       JR
              @EA
                                  Address 30H ← 0H
```

If 'LD EA,#01H' were to be executed in place of 'LD EA,#00H', the program would jump to 0101H and address 30H would contain the value 1H. If 'LD EA,#02H' were to be executed, the jump would be to 0102H and address 30H would contain the value 2H.

### LD— Load

#### LD dst,src

#### Operation:

| Operand | Operation Summary                           | Bytes | Cycles |
|---------|---------------------------------------------|-------|--------|
| A,#im   | Load 4-bit immediate data to A              | 1     | 1      |
| A,@RRa  | Load indirect data memory contents to A     | 1     | 1      |
| A,DA    | Load direct data memory contents to A       | 2     | 2      |
| A,Ra    | Load register contents to A                 | 2     | 2      |
| Ra,#im  | Load 4-bit immediate data to register       | 2     | 2      |
| RR,#imm | Load 8-bit immediate data to register       | 2     | 2      |
| DA,A    | Load contents of A to direct data memory    | 2     | 2      |
| Ra,A    | Load contents of A to register              | 2     | 2      |
| EA,@HL  | Load indirect data memory contents to EA    | 2     | 2      |
| EA,DA   | Load direct data memory contents to EA      | 2     | 2      |
| EA,RRb  | Load register contents to EA                | 2     | 2      |
| @HL,A   | Load contents of A to indirect data memory  | 1     | 1      |
| DA,EA   | Load contents of EA to data memory          | 2     | 2      |
| RRb,EA  | Load contents of EA to register             | 2     | 2      |
| @HL,EA  | Load contents of EA to indirect data memory | 2     | 2      |

**Description:** The contents of the source are loaded into the destination. The source's contents are unaffected.

If an instruction such as 'LD A,#im' (LD EA,#imm) or 'LD HL,#imm' is written more than two times in succession, only the first LD will be executed; the other similar instructions that immediately follow the first LD will be treated like a NOP. This is called the 'redundancy effect' (see examples below).

| Operand | Binary Code |    |    |    |    |    |    |    | Operation Notation |
|---------|-------------|----|----|----|----|----|----|----|--------------------|
| A,#im   | 1           | 0  | 1  | 1  | d3 | d2 | d1 | d0 | $A \leftarrow im$  |
| A,@RRa  | 1           | 0  | 0  | 0  | 1  | i2 | i1 | i0 | A ← (RRa)          |
| A,DA    | 1           | 0  | 0  | 0  | 1  | 1  | 0  | 0  | $A \leftarrow DA$  |
|         | а7          | a6 | а5 | a4 | а3 | a2 | a1 | a0 |                    |
| A,Ra    | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 1  | A ← Ra             |
|         | 0           | 0  | 0  | 0  | 1  | r2 | r1 | r0 |                    |
| Ra,#im  | 1           | 1  | 0  | 1  | 1  | 0  | 0  | 1  | Ra ← im            |
|         | d3          | d2 | d1 | d0 | 1  | r2 | r1 | r0 |                    |



### LD— Load

LD (Continued)

**Description:** 

| Operand | Binary Code |    |    |    |    |    |    |    | Operation Notation                     |
|---------|-------------|----|----|----|----|----|----|----|----------------------------------------|
| RR,#imm | 1           | 0  | 0  | 0  | 0  | r2 | r1 | 1  | $RR \leftarrow imm$                    |
|         | d7          | d6 | d5 | d4 | d3 | d2 | d1 | d0 |                                        |
| DA,A    | 1           | 0  | 0  | 0  | 1  | 0  | 0  | 1  | DA ← A                                 |
|         | a7          | a6 | a5 | a4 | a3 | a2 | a1 | a0 |                                        |
| Ra,A    | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 1  | Ra ← A                                 |
|         | 0           | 0  | 0  | 0  | 0  | r2 | r1 | r0 |                                        |
| EA,@HL  | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 0  | A ← (HL), E ← (HL + 1)                 |
|         | 0           | 0  | 0  | 0  | 1  | 0  | 0  | 0  |                                        |
| EA,DA   | 1           | 1  | 0  | 0  | 1  | 1  | 1  | 0  | $A \leftarrow DA, E \leftarrow DA + 1$ |
|         | a7          | a6 | a5 | a4 | а3 | a2 | a1 | a0 |                                        |
| EA,RRb  | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 0  | EA ← RRb                               |
|         | 1           | 1  | 1  | 1  | 1  | r2 | r1 | 0  |                                        |
| @HL,A   | 1           | 1  | 0  | 0  | 0  | 1  | 0  | 0  | $(HL) \leftarrow A$                    |
| DA,EA   | 1           | 1  | 0  | 0  | 1  | 1  | 0  | 1  | DA ← A, DA + 1 ← E                     |
|         | a7          | a6 | a5 | a4 | а3 | a2 | a1 | a0 |                                        |
| RRb,EA  | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 0  | $RRb \leftarrow EA$                    |
|         | 1           | 1  | 1  | 1  | 0  | r2 | r1 | 0  |                                        |
| @HL,EA  | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 0  | (HL) ← A, (HL + 1) ← E                 |
|         | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  |                                        |

**Examples:** 

1. RAM location 30H contains the value 4H. The RAM location values are 40H, 41H, and 0AH, 3H respectively. The following instruction sequence leaves the value 40H in point pair HL, 0AH in the accumulator and in RAM location 40H, and 3H in register E.

### LD— Load

### **LD** (Continued)

**Examples:** 

2. If an instruction such as LD A,#im (LD EA,#imm) or LD HL,#imm is written more than two times in succession, only the first LD is executed; the next instructions are treated as NOPs. Here are two examples of this 'redundancy effect':

LD A,#1H ; A ← 1H ; NOP LD EA,#2H A,#3H ; NOP LD LD 23H,A ; (23H) ← 1H LD HL,#10H ; HL ← 10H LD HL,#20H ; NOP LD A.#3H ; A ← 3H NOP LD EA,#35H LD @HL,A (10H) ← 3H

The following table contains descriptions of special characteristics of the LD instruction when used in different addressing modes:

### **Instruction Operation Description and Guidelines** LD A.#im Since the 'redundancy effect' occurs with instructions like LD EA,#imm, if this instruction is used consecutively, the second and additional instructions of the same type will be treated like NOPs. LD A,@RRa Load the data memory contents pointed to by 8-bit RRa register pairs (HL, WX, WL) to the A register. LD A.DA Load direct data memory contents to the A register. Load 4-bit register Ra (E, L, H, X, W, Z, Y) to the A register. LD A,Ra Load 4-bit immediate data into the Ra register (E, L, H, X, W, Y, Z). LD Ra,#im LD RR,#imm Load 8-bit immediate data into the Ra register (EA, HL, WX, YZ). There is a redundancy effect if the operation addresses the HL or EA registers. LD DA,A Load contents of register A to direct data memory address. LD Ra.A Load contents of register A to 4-bit Ra register (E, L, H, X, W, Z, Y).



# LD- Load

### **LD** (Concluded)

| Examples: | <u>In</u> | struction | Operation Description and Guidelines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | LD        | EA,@HL    | Load data memory contents pointed to by 8-bit register HL to the A register, and the contents of HL+1 to the E register. The contents of register L must be an even number. If the number is odd, the LSB of register L is recognized as a logic zero (an even number), and it is not replaced with the true value. For example, 'LD HL,#36H' loads immediate 36H to HL and the next instruction 'LD EA,@HL' loads the contents of 36H to register A and the contents of 37H to register E.                         |
|           | LD        | EA,DA     | Load direct data memory contents of DA to the A register, and the next direct data memory contents of DA + 1 to the E register. The DA value must be an even number. If it is an odd number, the LSB of DA is recognized as a logic zero (an even number), and it is not replaced with the true value. For example, 'LD EA,37H' loads the contents of 36H to the A register and the contents of 37H to the E register.                                                                                              |
|           | LD        | EA,RRb    | Load 8-bit RRb register (HL, WX, YZ) to the EA register. H, W, and Y register values are loaded into the E register, and the L, X, and Z values into the A register.                                                                                                                                                                                                                                                                                                                                                |
|           | LD        | @HL,A     | Load A register contents to data memory location pointed to by the 8-bit HL register value.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           | LD        | DA,EA     | Load the A register contents to direct data memory and the E register contents to the next direct data memory location. The DA value must be an even number. If it is an odd number, the LSB of the DA value is recognized as logic zero (an even number), and is not replaced with the true value.                                                                                                                                                                                                                 |
|           | LD        | RRb,EA    | Load contents of EA to the 8-bit RRb register (HL, WX, YZ). The E register is loaded into the H, W, and Y register and the A register into the L, X, and Z register.                                                                                                                                                                                                                                                                                                                                                |
|           | LD        | @HL,EA    | Load the A register to data memory location pointed to by the 8-bit HL register, and the E register contents to the next location, HL + 1. The contents of the L register must be an even number. If the number is odd, the LSB of the L register is recognized as logic zero (an even number), and is not replaced with the true value. For example, 'LD HL,#36H' loads immediate 36H to register HL; the instruction 'LD @HL,EA' loads the contents of A into address 36H and the contents of E into address 37H. |

### LDB — Load Bit

LDB dst,src.b dst.b,src

### Operation:

| Operand   | Operation Summary                                 | Bytes | Cycles |
|-----------|---------------------------------------------------|-------|--------|
| mema.b,C  | Load carry bit to a specified memory bit          | 2     | 2      |
| memb.@L,C | Load carry bit to a specified indirect memory bit | 2     | 2      |
| @H+DA.b,C |                                                   | 2     | 2      |
| C,mema.b  | Load memory bit to a specified carry bit          | 2     | 2      |
| C,memb.@L | Load indirect memory bit to a specified carry bit | 2     | 2      |
| C,@H+DA.b |                                                   | 2     | 2      |

### **Description:**

The Boolean variable indicated by the first or second operand is copied into the location specified by the second or first operand. One of the operands must be the carry flag; the other may be any directly or indirectly addressable bit. The source is unaffected.

| Operand    |   |    | В  | Binary | Cod | е  |    |    | Operation Notation                                                   |
|------------|---|----|----|--------|-----|----|----|----|----------------------------------------------------------------------|
| mema.b,C * | 1 | 1  | 1  | 1      | 1   | 1  | 0  | 0  | mema.b ← C                                                           |
|            |   |    |    |        |     |    |    |    |                                                                      |
| memb.@L,C  | 1 | 1  | 1  | 1      | 1   | 1  | 0  | 0  | memb.7–2 + [L.3–2]. [L.1–0] ← C                                      |
|            | 0 | 1  | 0  | 0      | а5  | a4 | а3 | a2 |                                                                      |
| @H+DA.b,C  | 1 | 1  | 1  | 1      | 1   | 1  | 0  | 0  | H + [DA.3−0].b ← (C)                                                 |
|            | 0 | b2 | b1 | b0     | a3  | a2 | a1 | a0 |                                                                      |
| C,mema.b*  | 1 | 1  | 1  | 1      | 0   | 1  | 0  | 0  | C ← mema.b                                                           |
|            |   |    |    |        |     |    |    |    |                                                                      |
| C,memb.@L  | 1 | 1  | 1  | 1      | 0   | 1  | 0  | 0  | $C \leftarrow \text{memb.7-2} + [\text{L.3-2}] \cdot [\text{L.1-0}]$ |
|            | 0 | 1  | 0  | 0      | a5  | a4 | a3 | a2 |                                                                      |
| C,@H+DA.b  | 1 | 1  | 1  | 1      | 0   | 1  | 0  | 0  | C ← [H + DA.3–0].b                                                   |
|            | 0 | b2 | b1 | b0     | аЗ  | a2 | a1 | a0 |                                                                      |

\* mema.b

|   |   | S  | econ | d Byt | е  | Bit Addresses |    |           |  |
|---|---|----|------|-------|----|---------------|----|-----------|--|
| 1 | 0 | b1 | b0   | а3    | a2 | a1            | a0 | FB0H-FBFH |  |
| 1 | 1 | b1 | b0   | аЗ    | a2 | a1            | a0 | FF0H-FFFH |  |



### LDB — Load Bit

LDB (Continued)

**Examples:** 

1. The carry flag is set and the data value at input pin P1.0 is logic zero. The following instruction clears the carry flag to logic zero.

LDB C,P1.0

2. The P1 address is FF1H and the L register contains the value 9H (1001B). The address (memb.7–2) is 111100B and (L.3–2) is 10B. The resulting address is 11110010B or FF2H and P2 is addressed. The bit value (L.1–0) is specified as 01B (bit 1).

LD L,#9H LDB C,P1.@L ; P1.@L specifies P2.1 and C  $\leftarrow$  P2.1

3. The H register contains the value 2H and FLAG = 20H.3. The address for H is 0010B and for FLAG(3–0) the address is 0000B. The resulting address is 00100000B or 20H. The bit value is 3. Therefore, @H+FLAG = 20H.3.

FLAG EQU 20H.3 LD H,#2H

LDB C,@H+FLAG ;  $C \leftarrow FLAG (20H.3)$ 

4. The following instruction sequence sets the carry flag and the loads the "1" data value to the output pin P1.0, setting it to output mode:

SCF ;  $C \leftarrow "1"$  LDB P1.0,C ;  $P1.0 \leftarrow "1"$ 

5. The P4 address is FF4H and L = 5H (0101B). The address (memb.7–2) is 111101B and (L.3–2) is 01B. The resulting address, 11110101B specifies P5. The bit value (L.1–0) is specified as 01B (bit 1). Therefore, P4.@L = P5.1.

SCF ;  $C \leftarrow "1"$ 

LD L,#9H

LDB P4.@L,C ; P4.@L specifies P5.1

: P5.1 ← "1"

6. In this example, H = 2H and FLAG = 20H.3 and the address 20H is specified. Since the bit value is 3, @H+FLAG = 20H.3:

FLAG EQU 20H.3

RCF ;  $C \leftarrow$  "0"

LD H.#2H

LDB @H+FLAG,C ; FLAG(20H.3)  $\leftarrow$  "0"

### **LDC** — Load Code Byte

LDC dst,src

Operation:

| Operand | Operation Summary            | Bytes | Cycles |
|---------|------------------------------|-------|--------|
| EA,@WX  | Load code byte from WX to EA | 1     | 3      |
| EA,@EA  | Load code byte from EA to EA | 1     | 3      |

### **Description:**

This instruction is used to load a byte from program memory into an extended accumulator. The address of the byte fetched is the five highest bit values in the program counter and the contents of an 8-bit working register (either WX or EA). The contents of the source are unaffected.

| Operand |   |   | В | inary | Cod | е | Operation Notation |   |                      |
|---------|---|---|---|-------|-----|---|--------------------|---|----------------------|
| EA,@WX  | 1 | 1 | 0 | 0     | 1   | 1 | 0                  | 0 | EA ← [PC13–8 + (WX)] |
| EA,@EA  | 1 | 1 | 0 | 0     | 1   | 0 | 0                  | 0 | EA ← [PC13–8 + (EA)] |

### **Examples:**

1. The following instructions will load one of four values defined by the define byte (DB) directive to the extended accumulator:

```
LD
               EA,#00H
        CALL
               DISPLAY
        JPS
               MAIN
        ORG
               0500H
        DB
               66H
        DB
               77H
        DB
               88H
        DB
               99H
DISPLAY LDC
               EA,@EA
                            ; EA ← address 0500H = 66H
        RET
```

If the instruction 'LD EA,#01H' is executed in place of 'LD EA,#00H', The content of 0501H (77H) is loaded to the EA register. If 'LD EA,#02H' is executed, the content of address 0502H (88H) is loaded to EA.



### LDC — Load Code Byte

**LDC** (Continued)

**Examples:** 

2. The following instructions will load one of four values defined by the define byte (DB) directive to the extended accumulator:

```
ORG
               0500
        DB
               66H
        DB
               77H
        DB
               88H
        DB
               99H
DISPLAY LD
               WX,#00H
        LDC
               EA,@WX
                            ; EA ← address 0500H = 66H
        RET
```

If the instruction 'LD WX,#01H' is executed in place of 'LD WX,#00H', then EA  $\leftarrow$  address 0501H = 77H.

If the instruction 'LD WX,#02H' is executed in place of 'LD WX,#00H', then EA  $\leftarrow$  address 0502H = 88H.

3. Normally, the LDC EA, @EA and the LDC EA, @WX instructions reference the table data on the page on which the instruction is located. If, however, the instruction is located at address xxFFH, it will reference table data on the next page. In this example, the upper 4 bits address at location 0200H is loaded into register E and the lower 4 bits into register A:

```
ORG
      01FDH
```

```
01FDH
            LD
                     WX.#00H
01FFH
            LDC
                     EA.@WX
                                         E ← upper 4 bits of 0200H address
                                         A ← lower 4 bits of 0200H address
```

4. Here is another example of page referencing with the LDC instruction:

```
ORG
     0100
DB 67H
SMB 0
LD
                   Even number
    HL,#30H ;
LD
    WX,#00H
LDC EA,@WX;
                    E ← upper 4 bits of 0100H address
```

 $A \leftarrow lower 4 bits of 0100H address$ RAM (30H)  $\leftarrow$  7, RAM (31H)  $\leftarrow$  6

LD @HL,EA ;

### **LDD** — Load Data Memory and Decrement

**LDD** dst

Operation:

| Operand | Operation Summary                                                                         | Bytes | Cycles |
|---------|-------------------------------------------------------------------------------------------|-------|--------|
| A,@HL   | Load indirect data memory contents to A; decrement register L contents and skip on borrow | 1     | 2 + S  |

**Description:** 

The contents of a data memory location are loaded into the accumulator, and the contents of the register L are decreased by one. If a "borrow" occurs (e.g., if the resulting value in register L is 0FH), the next instruction is skipped. The contents of data memory and the carry flag value are not affected.

| Operand |   |   | В | inary | Cod | е | Operation Notation |   |                                                                  |
|---------|---|---|---|-------|-----|---|--------------------|---|------------------------------------------------------------------|
| A,@HL   | 1 | 0 | 0 | 0     | 1   | 0 | 1                  | 1 | A $\leftarrow$ (HL), then L $\leftarrow$ L-1;<br>skip if L = 0FH |

Example:

In this example, assume that register pair HL contains 20H and internal RAM location 20H contains the value 0FH:

LD HL,#20H

LDD A,@HL ; A  $\leftarrow$  (HL) and L  $\leftarrow$  L-1

JPS XXX ; Skip

JPS YYY ;  $H \leftarrow 2H$  and  $L \leftarrow 0FH$ 

The instruction 'JPS XXX' is skipped since a "borrow" occurred after the 'LDD A,@HL' and instruction 'JPS YYY' is executed.



### **LDI** — Load Data Memory and Increment

LDI dst,src

Operation:

| Operand | Operation Summary                                                                  | Bytes | Cycles |
|---------|------------------------------------------------------------------------------------|-------|--------|
| A,@HL   | Load indirect data memory to A; increment register L contents and skip on overflow | 1     | 2 + S  |

**Description:** 

The contents of a data memory location are loaded into the accumulator, and the contents of the register L are incremented by one. If an overflow occurs (e.g., if the resulting value in register L is OH), the next instruction is skipped. The contents of data memory and the carry flag value are not affected.

| Operand | Binary Code |   |   |   |   |   |   |   | Operation Notation                                           |
|---------|-------------|---|---|---|---|---|---|---|--------------------------------------------------------------|
| A,@HL   | 1           | 0 | 0 | 0 | 1 | 0 | 1 | 0 | A $\leftarrow$ (HL), then L $\leftarrow$ L+1; skip if L = 0H |

Example:

Assume that register pair HL contains the address 2FH and internal RAM location 2FH contains the value 0FH:

LD HL,#2FH

LDI A,@HL ; A  $\leftarrow$  (HL) and L  $\leftarrow$  L+1

JPS XXX ; Skip

JPS YYY ;  $H \leftarrow 2H$  and  $L \leftarrow 0H$ 

The instruction 'JPS XXX' is skipped since an overflow occurred after the 'LDI A,@HL' and the instruction 'JPS YYY' is executed.

### NOP — No Operation

### **NOP**

### Operation:

| Operand | Operation Summary | Bytes | Cycles |
|---------|-------------------|-------|--------|
| _       | No operation      | 1     | 1      |

**Description:** 

No operation is performed by a NOP instruction. It is typically used for timing delays.

One NOP causes a 1-cycle delay: with a 1  $\mu$ s cycle time, five NOPs would therefore cause a 5  $\mu$ s delay. Program execution continues with the instruction immediately following the NOP. Only the PC is affected. At least three NOP instructions should follow a STOP or IDLE instruction.

| Operand |   |   | В | inary | Cod | е | Operation Notation |   |              |
|---------|---|---|---|-------|-----|---|--------------------|---|--------------|
| _       | 1 | 0 | 1 | 0     | 0   | 0 | 0                  | 0 | No operation |

Example:

Three NOP instructions follow the STOP instruction to provide a short interval for clock stabilization before power-down mode is initiated:

**STOP** 

NOP

NOP

NOP

# $\mathbf{OR} - \mathbf{Logical} \, \mathbf{OR}$

OR dst,src

Operation:

| Operand | Operation Summary                             | Bytes | Cycles |
|---------|-----------------------------------------------|-------|--------|
| A, #im  | Logical-OR immediate data to A                | 2     | 2      |
| A, @HL  | Logical-OR indirect data memory contents to A | 1     | 1      |
| EA,RR   | Logical-OR double register to EA              | 2     | 2      |
| RRb,EA  | Logical-OR EA to double register              | 2     | 2      |

**Description:** 

The source operand is logically ORed with the destination operand. The result is stored in the destination. The contents of the source are unaffected.

| Operand | Binary Code |   |   |   |    |    |    | Operation Notation |                                |
|---------|-------------|---|---|---|----|----|----|--------------------|--------------------------------|
| A, #im  | 1           | 1 | 0 | 1 | 1  | 1  | 0  | 1                  | $A \leftarrow A \ \ OR \ \ im$ |
|         | 0           | 0 | 1 | 0 | d3 | d2 | d1 | d0                 |                                |
| A, @HL  | 0           | 0 | 1 | 1 | 1  | 0  | 1  | 0                  | $A \leftarrow A \ OR \ (HL)$   |
| EA,RR   | 1           | 1 | 0 | 1 | 1  | 1  | 0  | 0                  | EA ← EA OR RR                  |
|         | 0           | 0 | 1 | 0 | 1  | r2 | r1 | 0                  |                                |
| RRb,EA  | 1           | 1 | 0 | 1 | 1  | 1  | 0  | 0                  | RRb ← RRb OR EA                |
|         | 0           | 0 | 1 | 0 | 0  | r2 | r1 | 0                  |                                |

Example:

If the accumulator contains the value 0C3H (11000011B) and register pair HL the value 55H (01010101B), the instruction

OR EA,@HL

leaves the value 0D7H (11010111B) in the accumulator .

# ${f POP}-{f Pop}$ From Stack

POP dst

Operation:

| Operand | Operation Summary                 | Bytes | Cycles |
|---------|-----------------------------------|-------|--------|
| RR      | Pop to register pair from stack   | 1     | 1      |
| SB      | Pop SMB and SRB values from stack | 2     | 2      |

**Description:** 

The contents of the RAM location addressed by the stack pointer is read, and the SP is incremented by two. The value read is then transferred to the variable indicated by the destination operand.

| Operand |   |   | В | inary | Cod | е  | Operation Notation |   |                                                                         |
|---------|---|---|---|-------|-----|----|--------------------|---|-------------------------------------------------------------------------|
| RR      | 0 | 0 | 1 | 0     | 1   | r2 | r1                 | 0 | $RR_{L} \leftarrow (SP), RR_{H} \leftarrow (SP+1)$ $SP \leftarrow SP+2$ |
| SB      | 1 | 1 | 0 | 1     | 1   | 1  | 0                  | 1 | $(SRB) \leftarrow (SP), SMB \leftarrow (SP+1), SP \leftarrow SP+2$      |
|         | 0 | 1 | 1 | 0     | 0   | 1  | 1                  | 0 |                                                                         |

Example:

The SP value is equal to 0EDH, and RAM locations 0EFH through 0EDH contain the values 2H, 3H, and 4H, respectively. The instruction

POP HL

leaves the stack pointer set to 0EFH and the data pointer pair HL set to 34H.

### PUSH — Push Onto Stack

src

PUSH

Operation:

| Operand | Operation Summary                  | Bytes | Cycles |
|---------|------------------------------------|-------|--------|
| RR      | Push register pair onto stack      | 1     | 1      |
| SB      | Push SMB and SRB values onto stack | 2     | 2      |

**Description:** 

The SP is then decreased by two and the contents of the source operand are copied into the RAM location addressed by the stack pointer, thereby adding a new element to the top of the stack.

| Operand |   | Binary Code |   |   |   |    |    |   | Operation Notation                                                       |
|---------|---|-------------|---|---|---|----|----|---|--------------------------------------------------------------------------|
| RR      | 0 | 0           | 1 | 0 | 1 | r2 | r1 | 1 | $(SP-1) \leftarrow RR_H, (SP-2) \leftarrow RR_L$<br>$SP \leftarrow SP-2$ |
| SB      | 1 | 1           | 0 | 1 | 1 | 1  | 0  | 1 | $(SP-1) \leftarrow SMB, (SP-2) \leftarrow SRB;$<br>$SP \leftarrow SP-2$  |
|         | 0 | 1           | 1 | 0 | 0 | 1  | 1  | 1 |                                                                          |

Example:

As an interrupt service routine begins, the stack pointer contains the value 0FAH and the data pointer register pair HL contains the value 20H. The instruction

PUSH HL

leaves the stack pointer set to 0F8H and stores the values 2H and 0H in RAM locations 0F9H and 0F8H, respectively.

# RCF — Reset Carry Flag

**RCF** 

Operation:

| Operand | Operation Summary              | Bytes | Cycles |
|---------|--------------------------------|-------|--------|
| _       | Reset carry flag to logic zero | 1     | 1      |

**Description:** The carry flag is cleared to logic zero, regardless of its previous value.

| Operand |   | Binary Code |   |   |   |   |   | Operation Notation |       |
|---------|---|-------------|---|---|---|---|---|--------------------|-------|
| _       | 1 | 1           | 1 | 0 | 0 | 1 | 1 | 0                  | C ← 0 |

**Example:** Assuming the carry flag is set to logic one, the instruction

RCF

resets (clears) the carry flag to logic zero.



### **REF**— Reference Instruction

REF dst

Operation:

| Operand | Operation Summary | Bytes | Cycles |
|---------|-------------------|-------|--------|
| memc    | Reference code    | 1     | 3 *    |

<sup>\*</sup> The REF instruction for a 16K CALL instruction is 4 cycles.

### **Description:**

The REF instruction is used to rewrite into 1-byte form, arbitrary 2-byte or 3-byte instructions (or two 1-byte instructions) stored in the REF instruction reference area in program memory. REF reduces the number of program memory accesses for a program.

| Operand |    | Binary Code |    |    |    |    |    | Operation Notation |       |
|---------|----|-------------|----|----|----|----|----|--------------------|-------|
| memc    | t7 | t6          | t5 | t4 | t3 | t2 | t1 | t0                 | Below |

TJP and TCALL are 2-byte pseudo-instructions that are used only to specify the reference area:

- 1. When the reference area is specified by the TJP instruction, that is (memc).7–6 = 00 PC13–8  $\leftarrow$  (memc).5–0
  - $PC7-0 \leftarrow (memc + 1)$
- 2. When the reference area is specified by the TCALL instruction, that is (memc).7-6 = 01

$$(SP-1)(SP-2) \leftarrow EMB, ERB$$

$$(SP-3) (SP-4) \leftarrow PC7-0$$

$$(SP-5) (SP-6) \leftarrow PC13-8$$

$$\mathsf{SP} \leftarrow \mathsf{SP}\text{--}\mathsf{6}$$

PC13-8 
$$\leftarrow$$
 (memc).5-0

$$PC7-0 \leftarrow (memc + 1)$$

3. Other case, that is (memc).7 = 1 (memc)(memc+1) execution

The instructions referenced by REF occupy 2 bytes of memory space (for two 1-byte instructions or one 2-byte instruction) and must be written as an even number from 0020H to 007FH in ROM. In addition, the destination address of the TJP and TCALL instructions must be located with the 3FFFH address. TJP and TCALL are reference instructions for JP/JPS and CALL/CALLS.

If the instruction following a REF is subject to the 'redundancy effect', the redundant instruction is skipped. If, however, the REF follows a redundant instruction, it is executed.

On the other hand, the binary code of a REF instruction is 1 byte. The upper 4 bits become the higher address bits of the referenced instruction, and the lower 4 bits of the referenced instruction ( $\times$  1/2) becomes the lower address, producing a total of 8 bits or 1 byte (see Example 3 below).

### **REF**— Reference Instruction

REF (Continued)

**Examples:** 1. Instructions can be executed efficiently using REF, as shown in the following example:

```
ORG
          0020H
AAA
          LD
                   HL,#00H
                   EA,#0FFH
BBB
          LD
CCC
          TCALL
                   SUB1
DDD
          TJP
                   SUB2
          ORG
                   H0800
    REF
          AAA
                           ; LD
                                    HL,#00H
                           ; LD
    REF
          BBB
                                    EA,#0FFH
                                    SUB1
    REF
          CCC
                             CALL
    REF
                             JΡ
                                    SUB2
          DDD
```

2. The following example shows how the REF instruction is executed in relation to LD instructions that have a 'redundancy effect':

```
ORG
           0020H
AAA
           LD
                    EA,#40H
           ORG
                    0100H
    LD
           EA.#30H
    REF
           BBB
                             ; Not skipped
    REF
           BBB
    LD
           EA,#50H
                             ; Skipped
    SRB
```



# **REF** — Reference Instruction

REF (Concluded)

**Examples:** 

3. In this example the binary code of 'REF A1' at locations 20H–21H is 20H, for 'REF A2' at locations 22H–23H, it is 21H, and for 'REF A3' at 24H–25H, the binary code is 22H:  $\frac{1}{2}$ 

| <u>Opcode</u>  | <u>Symbol</u> | <u>Instruction</u> |                    |   |            |          |
|----------------|---------------|--------------------|--------------------|---|------------|----------|
|                |               | ORG                | 0020H              |   |            |          |
| 83 00          | A1            | LD                 | HL,#00H            |   |            |          |
| 83 03<br>83 05 | A2<br>A3      | LD<br>LD           | HL,#03H<br>HL,#05H |   |            |          |
| 83 10          | A3<br>A4      | LD                 | пь,#05П<br>HL,#10Н |   |            |          |
| 83 26          | A4<br>A5      | LD                 | HL,#26H            |   |            |          |
| 83 08          | A6            | LD                 | HL,#08H            |   |            |          |
| 83 0F          | A7            | LD                 | HL,#0FH            |   |            |          |
| 83 F0          | A8            | LD                 | HL,#0F0H           |   |            |          |
| 83 67          | A9            | LD                 | HL,#67H            |   |            |          |
| 41 0B          | A10           | TCALL              | SUB1               |   |            |          |
| 01 0D          | A11           | TJP                | SUB2               |   |            |          |
|                |               | •                  |                    |   |            |          |
|                |               | •                  |                    |   |            |          |
|                |               | •                  |                    |   |            |          |
|                |               | ORG                | 0100H              |   |            |          |
| 20             |               | REF                | A1                 | ; | LD         | HL,#00H  |
| 21             |               | REF                | A2                 | ; | LD         | HL,#03H  |
| 22             |               | REF                | A3                 | ; | LD         | HL,#05H  |
| 23             |               | REF                | A4                 | ; | LD         | HL,#10H  |
| 24             |               | REF                | A5                 | ; | LD         | HL,#26H  |
| 25             |               | REF                | A6                 | ; | LD         | HL,#08H  |
| 26             |               | REF                | A7                 | ; | LD         | HL,#0FH  |
| 27             |               | REF                | A8                 | ; | LD         | HL,#0F0H |
| 30             |               | REF                | A9                 | ; | LD         | HL,#67H  |
| 31<br>32       |               | REF                | A10                | , | CALL<br>JP | SUB1     |
| 3 <b>Z</b>     |               | REF                | A11                | , | J۲         | SUB2     |

# **RET**— Return From Subroutine

### **RET**

Operation:

| Operand | Operation Summary      | Bytes | Cycles |
|---------|------------------------|-------|--------|
| _       | Return from subroutine | 1     | 3      |

### **Description:**

RET pops the PC values successively from the stack, incrementing the stack pointer by six. Program execution continues from the resulting address, generally the instruction immediately following a CALL or CALLS.

| Operand |   | Binary Code |   |   |   |   | Operation Notation |  |                                                                                                                                                      |
|---------|---|-------------|---|---|---|---|--------------------|--|------------------------------------------------------------------------------------------------------------------------------------------------------|
| -       | 1 | 1           | 0 | 0 | 0 | 1 | 0                  |  | PC13–8 $\leftarrow$ (SP+1) (SP)<br>PC7–0 $\leftarrow$ (SP+3) (SP+2)<br>EMB $\leftarrow$ (SP+4).1, ERB $\leftarrow$ (SP+4).0<br>SP $\leftarrow$ SP+ 6 |

### Example:

The stack pointer contains the value 0FAH. RAM locations 0FAH, 0FBH, 0FCH, and 0FDH contain 1H, 0H, 5H, and 2H, respectively. The instruction

RET

leaves the stack pointer with the new value of 00H and program execution continues from location 0125H.

During a return from subroutine, PC values are popped from stack locations as follows:

| $SP \ \to \ $ | PC11 – PC8    |           |       |     |  |  |  |  |  |  |  |
|---------------|---------------|-----------|-------|-----|--|--|--|--|--|--|--|
| SP + 1        | 0 0 PC13 PC12 |           |       |     |  |  |  |  |  |  |  |
| SP + 2        |               | PC3 – PC0 |       |     |  |  |  |  |  |  |  |
| SP + 3        |               | PC7 -     | - PC4 |     |  |  |  |  |  |  |  |
| SP + 4        | 0             | 0         | EMB   | ERB |  |  |  |  |  |  |  |
| SP + 5        | 0 0 0 0       |           |       |     |  |  |  |  |  |  |  |
| SP + 6        | ·             |           |       |     |  |  |  |  |  |  |  |



# RRC — Rotate Accumulator Right Through Carry

RRC

Α

Operation:

| Operand | Operation Summary              | Bytes | Cycles |
|---------|--------------------------------|-------|--------|
| Α       | Rotate right through carry bit | 1     | 1      |

**Description:** 

The four bits in the accumulator and the carry flag are together rotated one bit to the right. Bit 0 moves into the carry flag and the original carry value moves into the bit 3 accumulator position.



| Operand |   |   | В | inary | Cod | е |   |   | Operation Notation                                                           |
|---------|---|---|---|-------|-----|---|---|---|------------------------------------------------------------------------------|
| А       | 1 | 0 | 0 | 0     | 1   | 0 | 0 | 0 | $C \leftarrow A.0, A3 \leftarrow C$<br>$A.n-1 \leftarrow A.n  (n = 1, 2, 3)$ |

Example:

The accumulator contains the value 5H (0101B) and the carry flag is cleared to logic zero. The instruction

RRC A

leaves the accumulator with the value 2H (0010B) and the carry flag set to logic one.

### **SBC** — Subtract With Carry

SBC dst,src

Operation:

| Operand | Operation Summary                               | Bytes | Cycles |
|---------|-------------------------------------------------|-------|--------|
| A,@HL   | Subtract indirect data memory from A with carry | 1     | 1      |
| EA,RR   | Subtract register pair (RR) from EA with carry  | 2     | 2      |
| RRb,EA  | Subtract EA from register pair (RRb) with carry | 2     | 2      |

**Description:** 

SBC subtracts the source and carry flag value from the destination operand, leaving the result in the destination. SBC sets the carry flag if a borrow is needed for the most significant bit; otherwise it clears the carry flag. The contents of the source are unaffected.

If the carry flag was set before the SBC instruction was executed, a borrow was needed for the previous step in multiple precision subtraction. In this case, the carry bit is subtracted from the destination along with the source operand.

| Operand | Binary Code |   |   |   |   |    | Operation Notation |   |                                 |
|---------|-------------|---|---|---|---|----|--------------------|---|---------------------------------|
| A,@HL   | 0           | 0 | 1 | 1 | 1 | 1  | 0                  | 0 | $C,A \leftarrow A - (HL) - C$   |
| EA,RR   | 1           | 1 | 0 | 1 | 1 | 1  | 0                  | 0 | C, EA ← EA –RR – C              |
|         | 1           | 1 | 0 | 0 | 1 | r2 | r1                 | 0 |                                 |
| RRb,EA  | 1           | 1 | 0 | 1 | 1 | 1  | 0                  | 0 | $C,RRb \leftarrow RRb - EA - C$ |
|         | 1           | 1 | 0 | 0 | 0 | r2 | r1                 | 0 |                                 |

**Examples:** 

1. The extended accumulator contains the value 0C3H, register pair HL the value 0AAH, and the carry flag is set to "1":

SCF ;  $C \leftarrow "1"$ 

SBC EA,HL ; EA  $\leftarrow$  0C3H - 0AAH - 1H, C  $\leftarrow$  "0" JPS XXX ; Jump to XXX; no skip after SBC

2. If the extended accumulator contains the value 0C3H, register pair HL the value 0AAH, and the carry flag is cleared to "0":

RCF ;  $C \leftarrow "0"$ 

SBC EA,HL ; EA  $\leftarrow$  0C3H - 0AAH - 0H = 19H, C  $\leftarrow$  "0"

JPS XXX ; Jump to XXX; no skip after SBC



### **SBC** — Subtract With Carry

SBC (Continued)

**Examples:** 

3. If SBC A,@HL is followed by an ADS A,#im, the SBC skips on 'no borrow' to the instruction immediately after the ADS. An 'ADS A,#im' instruction immediately after the 'SBC A,@HL' instruction does not skip even if an overflow occurs. This function is useful for decimal adjustment operations.

a. 8 – 6 decimal addition (the contents of the address specified by the HL register is 6H):

RCF ;  $C \leftarrow$  "0" LD A,#8H ;  $A \leftarrow$  8H

SBC A,@HL ;  $A \leftarrow 8H - 6H - C(0) = 2H, C \leftarrow "0"$ 

ADS A,#0AH ; Skip this instruction because no borrow after SBC result

JPS XXX

b. 3 – 4 decimal addition (the contents of the address specified by the HL register is 4H):

RCF ;  $C \leftarrow "0"$  LD A,#3H ;  $A \leftarrow 3H$ 

SBC A,@HL ; A  $\leftarrow$  3H - 4H - C(0) = 0FH, C  $\leftarrow$  "1"

ADS A,#0AH ; No skip. A  $\leftarrow$  0FH + 0AH = 9H

; (The skip function of 'ADS A,#im' is inhibited after a

; 'SBC A,@HL' instruction even if an overflow occurs.)

JPS XXX

### SBS - Subtract

SBS dst,src

Operation:

| Operand | Operation Summary                                    | Bytes | Cycles |
|---------|------------------------------------------------------|-------|--------|
| A,@HL   | Subtract indirect data memory from A; skip on borrow | 1     | 1 + S  |
| EA,RR   | Subtract register pair (RR) from EA; skip on borrow  | 2     | 2 + S  |
| RRb,EA  | Subtract EA from register pair (RRb); skip on borrow | 2     | 2 + S  |

**Description:** 

The source operand is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected. A skip is executed if a borrow occurs. The value of the carry flag is not affected.

| Operand | Binary Code |   |   |   |   |    | Operation Notation |   |                                            |  |
|---------|-------------|---|---|---|---|----|--------------------|---|--------------------------------------------|--|
| A,@HL   | 0           | 0 | 1 | 1 | 1 | 1  | 0                  | 1 | $A \leftarrow A - (HL)$ ; skip on borrow   |  |
| EA,RR   | 1           | 1 | 0 | 1 | 1 | 1  | 0 0                |   | $EA \leftarrow EA - RR$ ; skip on borrow   |  |
|         | 1           | 0 | 1 | 1 | 1 | r2 | r1                 | 0 |                                            |  |
| RRb,EA  | 1           | 1 | 0 | 1 | 1 | 1  | 0                  | 0 | $RRb \leftarrow RRb - EA$ ; skip on borrow |  |
|         | 1           | 0 | 1 | 1 | 0 | r2 | r1                 | 0 |                                            |  |

**Examples:** 

1. The accumulator contains the value 0C3H, register pair HL contains the value 0C7H, and the carry flag is cleared to logic zero:

| RCF |       | ; C ← "0"                                           |
|-----|-------|-----------------------------------------------------|
| SBS | EA,HL | ; EA $\leftarrow$ 0C3H $-$ 0C7H, C $\leftarrow$ "0" |
|     |       | ; SBS instruction skips on borrow,                  |
|     |       | ; but carry flag value is not affected              |
| JPS | XXX   | ; Skip because a borrow occurred                    |
| JPS | YYY   | ; Jump to YYY is executed                           |

2. The accumulator contains the value 0AFH, register pair HL contains the value 0AAH, and the carry flag is set to logic one:

JPS XXX ; Jump to XXX

; JPS was not skipped since no "borrow" occurred after SBS



# **SCF** — Set Carry Flag

**SCF** 

Operation:

| Operand | Operation Summary           | Bytes | Cycles |
|---------|-----------------------------|-------|--------|
| _       | Set carry flag to logic one | 1     | 1      |

**Description:** The SCF instruction sets the carry flag to logic one, regardless of its previous value.

| Operand |   | Binary Code |   |   |   |   |   | Operation Notation |       |
|---------|---|-------------|---|---|---|---|---|--------------------|-------|
| _       | 1 | 1           | 1 | 0 | 0 | 1 | 1 | 1                  | C ← 1 |

**Example:** If the carry flag is cleared to logic zero, the instruction

SCF

sets the carry flag to logic one.

### **SMB** — Select Memory Bank

SMB

Operation:

| Operand | Operation Summary  | Bytes | Cycles |
|---------|--------------------|-------|--------|
| n       | Select memory bank | 2     | 2      |

### **Description:**

The SMB instruction sets the upper four bits of a 12-bit data memory address to select a specific memory bank. The constants 0 and 15 are usually used as the SMB operand to select the corresponding memory bank. All references to data memory addresses fall within the following address ranges:

Please note that since data memory spaces differ for various devices in the SAM47 product family, the 'n' value of the SMB instruction will also vary.

| Addresses | Register Areas                      | Bank | SMB |
|-----------|-------------------------------------|------|-----|
| 000H-01FH | Working registers                   | 0    | 0   |
| 020H-0FFH | Stack and general-purpose registers |      |     |
| 0E4H-0FFH | Display registers                   |      |     |
| F80H-FFFH | I/O-mapped hardware registers       | 15   | 15  |

The enable memory bank (EMB) flag must always be set to "1" in order for the SMB instruction to execute successfully for memory banks 0 and 15.

| Format |   |   | В | inary | Cod | е  | Operation Notation |    |                                  |
|--------|---|---|---|-------|-----|----|--------------------|----|----------------------------------|
| n      | 1 | 1 | 0 | 1     | 1   | 1  | 0                  | 1  | $SMB \leftarrow n \ (n = 0, 15)$ |
|        | 0 | 1 | 0 | 0     | d3  | d2 | d1                 | d0 |                                  |

**Example:** If the EMB flag is set, the instruction

SMB 0

selects the data memory address range for bank 0 (000H-0FFH) as the working memory bank.

# **SRB** — Select Register Bank

n

SRB

Operation:

| Operand | Operation Summary    | Bytes | Cycles |
|---------|----------------------|-------|--------|
| n       | Select register bank | 2     | 2      |

**Description:** 

The SRB instruction selects one of four register banks in the working register memory area. The constant value used with SRB is 0, 1, 2, or 3. The following table shows the effect of SRB settings:

| ERB Setting |   | SRB S | ettings |   | Selected Register Bank |
|-------------|---|-------|---------|---|------------------------|
|             | 3 | 2     | 1       | 0 |                        |
| 0           | 0 | 0     | Х       | Х | Always set to bank 0   |
|             |   |       | 0       | 0 | Bank 0                 |
| 1           | 0 | 0     | 0       | 1 | Bank 1                 |
|             |   |       | 1       | 0 | Bank 2                 |
|             |   |       | 1       | 1 | Bank 3                 |

**NOTE**: 'x' = not applicable.

The enable register bank flag (ERB) must always be set for the SRB instruction to execute successfully for register banks 0, 1, 2, and 3. In addition, if the ERB value is logic zero, register bank 0 is always selected, regardless of the SRB value.

| Operand |   |   | В | Binary | Cod | е | Operation Notation |    |                                     |
|---------|---|---|---|--------|-----|---|--------------------|----|-------------------------------------|
| n       | 1 | 1 | 0 | 1      | 1   | 1 | 0                  | 1  | SRB $\leftarrow$ n (n = 0, 1, 2, 3) |
|         | 0 | 1 | 0 | 1      | 0   | 0 | d1                 | d0 |                                     |

**Example:** If the ERB flag is set, the instruction

SRB 3

selects register bank 3 (018H-01FH) as the working memory register bank.

### **SRET** — Return From Subroutine and Skip

#### **SRET**

### Operation:

| Operand | Operation Summary                    | Bytes | Cycles |
|---------|--------------------------------------|-------|--------|
| _       | Return from subroutine and then skip | 1     | 3 + S  |

### **Description:**

SRET is normally used to return to the previously executing procedure at the end of a subroutine that was initiated by a CALL or CALLS instruction. SRET skips the resulting address, which is generally the instruction immediately after the point at which the subroutine was called. Then, program execution continues from the resulting address and the contents of the location addressed by the stack pointer are popped into the program counter.

| Operand | Binary Code |   |   |   |   |   |   | Operation Notation |                                                                                                                                                                        |
|---------|-------------|---|---|---|---|---|---|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -       | 1           | 1 | 1 | 0 | 0 | 1 | 0 | 1                  | PC13–8 $\leftarrow$ (SP + 1) (SP)<br>PC7–0 $\leftarrow$ (SP + 3) (SP + 2)<br>EMB $\leftarrow$ (SP+4).1, ERB $\leftarrow$ (SP+4).0<br>SP $\leftarrow$ SP + 6, then skip |

#### Example:

If the stack pointer contains the value 0FAH and RAM locations 0FAH, 0FBH, 0FCH, and 0FDH contain the values 1H, 0H, 5H, and 2H, respectively, the instruction

#### **SRET**

leaves the stack pointer with the value 00H and the program returns to continue execution at location 0125H. then skips unconditionally.

During a return from subroutine, data is popped from the stack to the PC as follows:

| _             |            |   |      |      |  |  |  |  |  |
|---------------|------------|---|------|------|--|--|--|--|--|
| $SP \ \to \ $ | PC11 – PC8 |   |      |      |  |  |  |  |  |
| SP + 1        | 0          | 0 | PC13 | PC12 |  |  |  |  |  |
| SP + 2        | PC3 – PC0  |   |      |      |  |  |  |  |  |
| SP + 3        | PC7 – PC4  |   |      |      |  |  |  |  |  |
| SP + 4        | 0          | 0 | EMB  | ERB  |  |  |  |  |  |
| SP + 5        | 0          | 0 | 0    | 0    |  |  |  |  |  |
| SP + 6        |            |   |      |      |  |  |  |  |  |



# **STOP** — Stop Operation

#### **STOP**

### Operation:

| Operand | Operation Summary    | Bytes | Cycles |
|---------|----------------------|-------|--------|
| _       | Engage CPU stop mode | 2     | 2      |

### **Description:**

The STOP instruction stops the system clock by setting bit 3 of the power control register (PCON) to logic one. When STOP executes, all system operations are halted with the exception of some peripheral hardware with special power-down mode operating conditions.

In application programs, a STOP instruction must be immediately followed by at least three NOP instructions. This ensures an adequate time interval for the clock to stabilize before the next instruction is executed. If three NOP instructions are not used after STOP instruction, leakage current could be flown because of the floating state in the internal bus.

| Operand | ı | Binary Code |   |   |   |   |   |   |   | Operation Notation |
|---------|---|-------------|---|---|---|---|---|---|---|--------------------|
| _       |   | 1           | 1 | 1 | 1 | 1 | 1 | 1 | 1 | PCON.3 ← 1         |
|         |   | 1           | 0 | 1 | 1 | 0 | 0 | 1 | 1 |                    |

### Example:

Given that bit 3 of the PCON register is cleared to logic zero, and all systems are operational, the instruction sequence

**STOP** 

NOP

NOP

NOP

sets bit 3 of the PCON register to logic one, stopping all controller operations (with the exception of some peripheral hardware). The three NOP instructions provide the necessary timing delay for clock stabilization before the next instruction in the program sequence is executed.

### **VENT** — Load EMB, ERB, and Vector Address

**VENTn** dst

Operation:

| Operand                        | Operation Summary                                                                                                                                            | Bytes | Cycles |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| EMB (0,1)<br>ERB (0,1)<br>ADDR | Load enable memory bank flag (EMB) and the enable register bank flag (ERB) and program counter to vector address, then branch to the corresponding location. | 2     | 2      |

#### Description:

The VENT instruction loads the contents of the enable memory bank flag (EMB) and enable register bank flag (ERB) into the respective vector addresses. It then points the interrupt service routine to the corresponding branching locations. The program counter is loaded automatically with the respective vector addresses which indicate the starting address of the respective vector interrupt service routines.

The EMB and ERB flags should be modified using VENT before the vector interrupts are acknowledged. Then, when an interrupt is generated, the EMB and ERB values of the previous routine are automatically pushed onto the stack and then popped back when the routine is completed.

After the return from interrupt (IRET) you do not need to set the EMB and ERB values again. Instead, use BITR and BITS to clear these values in your program routine.

The starting addresses for vector interrupts and reset operations are pointed to by the VENTn instruction. These addresses must be stored in ROM locations 0000H–3FFFH. Generally, the VENTn instructions are coded starting at location 0000H.

The format for VENT instructions is as follows:

VENTn d1,d2,ADDR

EMB  $\leftarrow$  d1 ("0" or "1") ERB  $\leftarrow$  d2 ("0" or "1")

PC ← ADDR (address to branch)

n = device-specific module address code (n = 0-n)

| Operand                        |     |     | E   | Binary | / Code | Operation Notation |    |    |                                                                                                                                                                                                |
|--------------------------------|-----|-----|-----|--------|--------|--------------------|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EMB (0,1)<br>ERB (0,1)<br>ADDR | ЕМВ | ЕКВ | a13 | a12    | a11    | a10                | а9 | а8 | EMB, ERB $\leftarrow$ ROM (2 x n) 7–6<br>PC13–12 $\leftarrow$ ROM (2 x n) 5–4<br>PC11–8 $\leftarrow$ ROM (2 x n) 3–0<br>PC7–0 $\leftarrow$ ROM (2 x n + 1) 7–0<br>(n = 0, 1, 2, 3, 4, 5, 6, 7) |
|                                | a7  | a6  | a5  | a4     | a3     | a2                 | a1 | a0 |                                                                                                                                                                                                |



### **VENT** — Load EMB, ERB, and Vector Address

**VENTn** (Continued)

**Example:** The instruction sequence

ORG 0000H
VENT0 1,0,RESET
VENT1 0,1,INTB
VENT2 0,1,INT0
VENT3 0,1,INT1
VENT4 0,1,INTS
VENT5 0,1,INTT0

causes the program sequence to branch to the RESET routine labeled 'RESET,' setting EMB to "1" and ERB to "0" when a system reset is activated. When a basic timer interrupt is generated, VENT1 causes the program to branch to the basic timer's interrupt service routine, INTB, and to set the EMB value to "0" and the ERB value to "1". VENT2 then branches to INT0, VENT3 to INT1, and so on, setting the appropriate EMB and ERB values.

# ${f XCH}-{f Exchange}$ A or EA with Nibble or Byte

XCH dst,src

Operation:

| Operand | Operation Summary                             | Bytes | Cycles |
|---------|-----------------------------------------------|-------|--------|
| A,DA    | Exchange A and data memory contents           | 2     | 2      |
| A,Ra    | Exchange A and register (Ra) contents         | 1     | 1      |
| A,@RRa  | Exchange A and indirect data memory           | 1     | 1      |
| EA,DA   | Exchange EA and direct data memory contents   | 2     | 2      |
| EA,RRb  | Exchange EA and register pair (RRb) contents  | 2     | 2      |
| EA,@HL  | Exchange EA and indirect data memory contents | 2     | 2      |

**Description:** 

The instruction XCH loads the accumulator with the contents of the indicated destination variable and writes the original contents of the accumulator to the source.

| Operand | Binary Code |    |    |    |    |    |    |    | Operation Notation                                |
|---------|-------------|----|----|----|----|----|----|----|---------------------------------------------------|
| A,DA    | 0           | 1  | 1  | 1  | 1  | 0  | 0  | 1  | $A \leftrightarrow DA$                            |
|         | a7          | а6 | a5 | a4 | а3 | a2 | a1 | a0 |                                                   |
| A,Ra    | 0           | 1  | 1  | 0  | 1  | r2 | r1 | r0 | $A \leftrightarrow Ra$                            |
| A,@RRa  | 0           | 1  | 1  | 1  | 1  | i2 | i1 | i0 | $A \leftrightarrow (RRa)$                         |
| EA,DA   | 1           | 1  | 0  | 0  | 1  | 1  | 1  | 1  | $A \leftrightarrow DA, E \leftrightarrow DA + 1$  |
|         | a7          | а6 | a5 | a4 | а3 | a2 | a1 | a0 |                                                   |
| EA,RRb  | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 0  | $EA \leftrightarrow RRb$                          |
|         | 1           | 1  | 1  | 0  | 0  | r2 | r1 | 0  |                                                   |
| EA,@HL  | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 0  | $A \leftrightarrow (HL),E \leftrightarrow (HL+1)$ |
|         | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 1  |                                                   |

Example:

Double register HL contains the address 20H. The accumulator contains the value 3FH (001111111B) and internal RAM location 20H the value 75H (01110101B). The instruction

XCH EA,@HL

leaves RAM location 20H with the value 3FH (001111111B) and the extended accumulator with the value 75H (01110101B).



### XCHD — Exchange and Decrement

XCHD dst,src

Operation:

| Operand | Operation Summary                                                                        | Bytes | Cycles |
|---------|------------------------------------------------------------------------------------------|-------|--------|
| A,@HL   | Exchange A and data memory contents; decrement contents of register L and skip on borrow | 1     | 2 + S  |

**Description:** 

The instruction XCHD exchanges the contents of the accumulator with the RAM location addressed by register pair HL and then decrements the contents of register L. If the content of register L is 0FH, the next instruction is skipped. The value of the carry flag is not affected.

| Operand |   |   | В | Binary | Cod | е | Operation Notation |   |                                                                       |
|---------|---|---|---|--------|-----|---|--------------------|---|-----------------------------------------------------------------------|
| A,@HL   | 0 | 1 | 1 | 1      | 1   | 0 | 1                  | 1 | A $\leftrightarrow$ (HL), then L $\leftarrow$ L-1;<br>skip if L = 0FH |

**Example:** Register pair HL contains the address 20H and internal RAM location 20H contains the value 0FH:

LD HL,#20H LD A,#0H

XCHD A,@HL ; A  $\leftarrow$  0FH and L  $\leftarrow$  L - 1, (HL)  $\leftarrow$  "0" JPS XXX ; Skipped since a borrow occurred

JPS YYY ;  $H \leftarrow 2H, L \leftarrow 0FH$ 

YYY XCHD A,@HL ; (2FH)  $\leftarrow$  0FH, A  $\leftarrow$  (2FH), L  $\leftarrow$  L - 1 = 0EH

•

The 'JPS YYY' instruction is executed since a skip occurs after the XCHD instruction.

# XCHI — Exchange and Increment

XCHI dst,src

Operation:

| Operand | Operation Summary                                                                          | Bytes | Cycles |
|---------|--------------------------------------------------------------------------------------------|-------|--------|
| A,@HL   | Exchange A and data memory contents; increment contents of register L and skip on overflow | 1     | 2 + S  |

### **Description:**

The instruction XCHI exchanges the contents of the accumulator with the RAM location addressed by register pair HL and then increments the contents of register L. If the content of register L is 0H, a skip is executed. The value of the carry flag is not affected.

| Operand |   |   | В | Binary | Cod | е | Operation Notation |   |                                                                      |
|---------|---|---|---|--------|-----|---|--------------------|---|----------------------------------------------------------------------|
| A,@HL   | 0 | 1 | 1 | 1      | 1   | 0 | 1                  | 0 | A $\leftrightarrow$ (HL), then L $\leftarrow$ L+1;<br>skip if L = 0H |

### Example:

Register pair HL contains the address 2FH and internal RAM location 2FH contains 0FH:

LD HL,#2FH LD A,#0H

XCHI A,@HL ; A  $\leftarrow$  0FH and L  $\leftarrow$  L + 1 = 0, (HL)  $\leftarrow$  "0" JPS XXX ; Skipped since an overflow occurred

 $\mathsf{JPS} \quad \mathsf{YYY} \qquad \qquad ; \quad \mathsf{H} \leftarrow \mathsf{2H}, \, \mathsf{L} \leftarrow \mathsf{0H}$ 

YYY XCHI A,@HL ;  $(20H) \leftarrow 0FH$ , A  $\leftarrow (20H)$ , L  $\leftarrow$  L + 1 = 1H

•

The 'JPS YYY' instruction is executed since a skip occurs after the XCHI instruction.



# $\overline{\mathsf{XOR}}$ — Logical Exclusive OR

XOR dst,src

Operation:

| Operand | Operation Summary                      | Bytes | Cycles |
|---------|----------------------------------------|-------|--------|
| A,#im   | Exclusive-OR immediate data to A       | 2     | 2      |
| A,@HL   | Exclusive-OR indirect data memory to A | 1     | 1      |
| EA,RR   | Exclusive-OR register pair (RR) to EA  | 2     | 2      |
| RRb,EA  | Exclusive-OR register pair (RRb) to EA | 2     | 2      |

**Description:** 

XOR performs a bit wise logical XOR operation between the source and destination variables and stores the result in the destination. The source contents are unaffected.

| Operand |   |   | Е | Binary | Cod | е  | Operation Notation |    |                               |
|---------|---|---|---|--------|-----|----|--------------------|----|-------------------------------|
| A,#im   | 1 | 1 | 0 | 1      | 1   | 1  | 0                  | 1  | $A \leftarrow A \ XOR \ im$   |
|         | 0 | 0 | 1 | 1      | d3  | d2 | d1                 | d0 |                               |
| A,@HL   | 0 | 0 | 1 | 1      | 1   | 0  | 1                  | 1  | $A \leftarrow A \ XOR \ (HL)$ |
| EA,RR   | 1 | 1 | 0 | 1      | 1   | 1  | 0                  | 0  | EA ← EA XOR (RR)              |
|         | 0 | 0 | 1 | 1      | 0   | r2 | r1                 | 0  |                               |
| RRb,EA  | 1 | 1 | 0 | 1      | 1   | 1  | 0                  | 0  | RRb ← RRb XOR EA              |
|         | 0 | 0 | 1 | 1      | 0   | r2 | r1                 | 0  |                               |

Example:

If the extended accumulator contains 0C3H (11000011B) and register pair HL contains 55H (01010101B), the instruction

XOR EA,HL

leaves the value 96H (10010110B) in the extended accumulator.

### **NOTES**



KS57C3316/P3316 OSCILLATOR CIRCUITS

# 6

### **OSCILLATOR CIRCUITS**

### **OVERVIEW**

The KS57C3316 microcontroller has two oscillator circuits: a main system clock circuit, and a subsystem clock circuit. The CPU and peripheral hardware operate on the system clock frequency supplied through these circuits. Specifically, a clock pulse is required by the following peripheral modules:

- LCD controller
- Basic timer
- Timer/counter 0
- Watch timer
- A/D converter
- Clock output circuit
- Serial I/O interface
- PLL frequency synthesizer
- IF counter

### **CPU Clock Notation**

In this document, the following notation is used for descriptions of the CPU clock:

- fx Main system clock
- fxt Subsystem clock
- fxx Selected system clock

OSCILLATOR CIRCUITS KS57C3316/P3316

#### **Clock Control Registers**

When the system clock mode control register, SCMOD, and the power control register, PCON, are both cleared to zero after a system reset, the normal CPU operating mode is enabled, a main system clock of fx/64 is selected, and main system clock oscillation is initiated.

PCON is used to select normal CPU operating mode or one of two power-down modes — stop or idle. Bits 3 and 2 of the PCON register can be manipulated by a STOP or IDLE instruction to engage stop or idle power-down mode.

The system clock mode control register, SCMOD, lets you select the *main system clock (fx)* or a *subsystem clock (fxt)* as the CPU clock and to start (or stop) main or sub system clock oscillation. The resulting clock source, either main system clock or subsystem clock, is referred to as the *CPU clock*.

The main system clock is selected and oscillation started when all SCMOD bits are cleared to logic zero. By setting SCMOD.3—.2 and SCMOD.0 to different values, CPU can operate in a subsystem clock source and start or stop main or sub system clock oscillation. To stop main system clock oscillation, you must use the STOP instruction (assuming the main system clock is selected) or manipulate SCMOD.3 to "1" (assuming the sub system clock is selected).

The main system clock frequencies can be divided by 4, 8, or 64 and a subsystem clock frequencies can only be divided by 4. By manipulating PCON bits 1 and 0, you select one of the following frequencies as CPU clock.

fx/4, fxt/4, fx/8, fx/64

#### **Using a Subsystem Clock**

If a subsystem clock is being used as the selected system clock, the idle power-down mode can be initiated by executing an IDLE instruction. The subsystem clock can be stopped by setting SCMOD.2 to "1".

The watch timer, buzzer and LCD display operate normally with a subsystem clock source, since they operate at very slow speeds (122 µs at 32.768 kHz) and with very low power consumption.



KS57C3316/P3316 OSCILLATOR CIRCUITS



Figure 6-1. Clock Circuit Diagram

OSCILLATOR CIRCUITS KS57C3316/P3316

#### MAIN SYSTEM OSCILLATOR CIRCUITS

# XIN

Figure 6-2. Crystal/Ceramic Oscillator



Figure 6-3. External Oscillator

#### SUBSYSTEM OSCILLATOR CIRCUITS



Figure 6-4. Crystal/Ceramic Oscillator



Figure 6-5. External Oscillator

KS57C3316/P3316 OSCILLATOR CIRCUITS

#### **POWER CONTROL REGISTER (PCON)**

The power control register (PCON) is a 4-bit register that is used to select the CPU clock frequency and to control CPU operating and power-down modes. The PCON can be addressed directly by 4-bit write instructions or indirectly by the instructions IDLE and STOP.

PCON.3 and PCON.2 can be addressed only by the STOP and IDLE instructions, respectively, to engage the idle and stop power-down modes. Idle and stop modes can be initiated by these instruction despite the current value of the enable memory bank flag (EMB). PCON bits 1 and 0 can be written only by 4-bit RAM control instruction. PCON is a write-only register. There are three basic choices:

- Main system clock (fx) or subsystem clock (fxt);
- Divided fx clock frequency of 4, 8, or 64
- Divided fxt clock frequency of 4.

PCON.1 and PCON.0 settings are also connected with the system clock mode control register, SCMOD. If SCMOD.0 = "0", the main system clock is always selected by the PCON.1 and PCON.0 setting; if SCMOD.0 = "1" the subsystem clock is selected.

A system reset sets PCON register values (and SCMOD) to logic zero.

Table 6-1. Power Control Register (PCON) Organization

| PCON Bit Settings |        | Resulting CPU Clock Frequency |             |  |
|-------------------|--------|-------------------------------|-------------|--|
| PCON.1            | PCON.0 | SCMOD.0 = 0                   | SCMOD.0 = 1 |  |
| 0                 | 0      | fx/64                         | fxt/4       |  |
| 1                 | 0      | fx/8                          |             |  |
| 1                 | 1      | fx/4                          |             |  |

| PCON Bit Settings |        | Resulting CPU Operating Mode |
|-------------------|--------|------------------------------|
| PCON.3            | PCON.2 |                              |
| 0                 | 0      | Normal CPU operating mode    |
| 0                 | 1      | IDLE                         |
| 1                 | 0      | STOP mode                    |

OSCILLATOR CIRCUITS KS57C3316/P3316

#### PROGRAMMING TIP — Setting the CPU Clock

To set the CPU clock to 0.89 µs at 4.5 MHz:

BITS EMB
SMB 15
LD A,#3H
LD PCON,A

#### **INSTRUCTION CYCLE TIMES**

The unit of time that equals one machine cycle varies depending on whether the main system clock (fx) or a subsystem clock (fxt) is used, and on how the oscillator clock signal is divided (by 4, 8, or 64). Table 6-2 shows corresponding cycle times in microseconds.

Table 6-2. Instruction Cycle Times for CPU Clock Rates

| Oscillation Source | Selected CPU Clock | Resulting Frequency | Cycle Time (µsec) |  |
|--------------------|--------------------|---------------------|-------------------|--|
| fx = 4.5 MHz       | fx/64              | 70.3 kHz            | 14.2              |  |
|                    | fx/8               | 562.5 kHz           | 1.78              |  |
|                    | fx/4               | 1.125 MHz           | 0.89              |  |
| fxt = 32.768 kHz   | fxt/4              | 8.19 kHz            | 122.0             |  |

KS57C3316/P3316 OSCILLATOR CIRCUITS

#### SYSTEM CLOCK MODE REGISTER (SCMOD)

The system clock mode register, SCMOD, is a 4-bit register that is used to select the CPU clock and to control main and sub-system clock oscillation. SCMOD is mapped to the RAM address FB7H.

When main system clock is used as clock source, main system clock oscillation can be stopped by STOP instruction or setting SCMOD.3 (not recommended).

When the clock source is subsystem clock, main system clock oscillation is stopped by setting SCMOD.3. SCMOD.0, SCMOD2 and SCMOD.3 cannot be simultaneously modified. Sub-oscillation goes into stop mode only by SCMOD.2. PCON which revokes stop mode cannot stop the sub-oscillation. The stop of sub-oscillation is released only by a system reset.

A system reset clears all SCMOD values to logic zero, selecting the main system clock (fx) as the CPU clock and starting clock oscillation. The reset value of the SCMOD is 0.

SCMOD.3, SCMOD.2, SCMOD.0 bits can be manipulated by 1-bit write instructions (In other words, SCMOD.0, SCMOD.2 and SCMOD.3 cannot be modified simultaneously by a 4-bit write). Bit 1 is always logic zero.

| FB7H | SCMOD.3 | SCMOD.2 | "0" | SCMOD.0 | SCMOD |
|------|---------|---------|-----|---------|-------|
|------|---------|---------|-----|---------|-------|

A subsystem clock (fxt) can be selected as the system clock by manipulating the SCMOD.3 and SCMOD.0 bit settings. If SCMOD.3 = "0" and SCMOD.0 = "1", the subsystem clock is selected and main system clock oscillation continues. If SCMOD.3 = "1" and SCMOD.0 = "1", fxt is selected, but main system clock oscillation stops.

If you have selected fx as the CPU clock, setting SCMOD.3 to "1" will stop main system clock oscillation. But this mode must not be used. To stop main system clock oscillation safely, main oscillation clock should be stopped only by a STOP instruction in main system clock mode.

**SCMOD Register Bit Settings Resulting Clock Selection** SCMOD.3 SCMOD.2 SCMOD.0 fx Oscillation fxt Oscillation CPU Clock (note) 0 0 On On On 0 1 0 Off fx 0 0 1 On On fxt 0 Off On fxt 1 1

Table 6-3. System Clock Mode Register (SCMOD) Organization

**NOTE:** CPU clock is selected by PCON register settings.

OSCILLATOR CIRCUITS KS57C3316/P3316

Table 6-4. Main or Sub Oscillation Stop Mode

| Mode                             | Condition                                                                                      | Method to issue Osc Stop                                                                                      | Oscillator¢s Stop Release Source <sup>(2)</sup>                                                                                                                                                                         |
|----------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Main<br>Oscillation<br>STOP Mode | Main oscillator runs. Sub oscillator runs (or stops). System is operating with the main clock. | STOP instruction: Only main oscillator stops, CPU is in idle mode. Sub oscillator still runs (or stops).      | Interrupts, CE or RESET signal: After stop mode released, main oscillation starts and oscillation stabilization time is elapsed. And then the CPU operates. Oscillation stabilization time is 1/ {256 x BT clock (fx)}. |
|                                  |                                                                                                | Set SCMOD.3 to "1" (1) Only main oscillator stops, CPU is in idle mode. Sub oscillator still runs (or stops). | CE or RESET signal:<br>Interrupts can't start the main<br>oscillation. Therefore, the CPU<br>operation can never be restarted.                                                                                          |
|                                  | Main oscillator runs. Sub oscillator runs. System is operating with sub clock.                 | STOP instruction: <sup>(1)</sup> Only main oscillator stops. CPU is in idle mode. Sub oscillator still runs.  | Basic timer overflow, CE or RESET signal: After the overflow of basic timer [1/ {256 x BT clock (fxt)}], CPU operation and main oscillation automatically start.                                                        |
|                                  |                                                                                                | Set SCMOD.3 to "1" Only main oscillator stops. CPU still operates. Sub oscillator still runs.                 | Set SCMOD.3 to "0", CE or a system reset.                                                                                                                                                                               |
| Sub<br>Oscillation<br>STOP Mode  | Main oscillator runs. Sub oscillator runs. System is operating with the main clock             | Set SCMOD.2 to "1": Main oscillator still runs. CPU operates. Only sub oscillator stops.                      | Set SCMOD.3 to "0", CE or a system reset.                                                                                                                                                                               |
|                                  | Main oscillator runs (or stops). Sub oscillator runs. System is operating with sub clock.      | Set SCMOD.2 to "1": Main oscillator still runs (or stops). CPU is in idle mode. Only sub oscillator stops.    | CE or RESET signal                                                                                                                                                                                                      |

#### NOTES:

- 1. This mode must not be used.
- 2. Oscillation stabilization time by interrupt is 1/ (256 x BT clocks). Oscillation stabilization time by a reset is 29.1 ms at 4.5 MHz, main oscillation clock.

KS57C3316/P3316 OSCILLATOR CIRCUITS

**Table 6-5. System Operating Mode Comparison** 

| Mode                  | Condition                                                                                               | STOP or IDLE Mode<br>Entering Method                                                         | Current Consumption |
|-----------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------|
| Main operating mode   | Main oscillator runs. Sub oscillator runs (stops). System clock is the main oscillation clock.          | -                                                                                            | A                   |
| Main Idle mode        | Main oscillator runs. Sub oscillator runs (stops). System clock is the main oscillation clock.          |                                                                                              | В                   |
| Main Stop mode        | Main oscillator runs. Sub oscillator runs. System clock is the main oscillation clock.                  | STOP instruction                                                                             | D                   |
| Sub operating mode    | Main oscillator is stopped by SCMOD.3. Sub oscillator runs. System clock is the sub oscillation clock.  | -                                                                                            | С                   |
| Sub Idle Mode         | Main oscillator is stopped by SCMOD.3. Sub oscillator runs. System clock is the sub oscillation clock.  | IDLE instruction                                                                             | D                   |
| Sub Stop mode         | Main oscillator is stopped by SCMOD.3. Sub oscillator runs. System clock is the sub oscillation clock.  | Setting SCMOD.2 to "1":<br>This mode can be released<br>only by an external RESET<br>signal. | E                   |
| Main/Sub Stop<br>mode | Main oscillator runs. Sub oscillator is stopped by SCMOD.2. System clock is the main oscillation clock. | STOP instruction: This mode can be released by an interrupt and reset.                       | E                   |

**NOTE:** The current consumption is: A > B > C > D > E.

OSCILLATOR CIRCUITS KS57C3316/P3316

#### SWITCHING THE CPU CLOCK

Together, bit settings in the power control register, PCON, and the system clock mode register, SCMOD, determine whether a main system or a subsystem clock is selected as the CPU clock, and also how this frequency is to be divided. This makes it possible to switch dynamically between main and subsystem clocks and to modify operating frequencies.

SCMOD.3, SCMOD.2, and SCMOD.0 select the main system clock (fx) or a subsystem clock (fxt) and start or stop main or sub system clock oscillation. PCON.1 and PCON.0 control the frequency divider circuit, and divide the selected fx clock by 4, 8, 64, or fxt clock by 4.

#### **NOTE**

A clock switch operation does not go into effect immediately when you make the SCMOD and PCON register modifications — the previously selected clock continues to run for a certain number of machine cycles.

For example, you are using the default CPU clock (normal operating mode and a main system clock of fx/64) and you want to switch from the fx clock to a subsystem clock and to stop the main system clock. To do this, you first need to set SCMOD.0 to "1". This switches the clock from fx to fxt but allows main system clock oscillation to continue. Before the switch actually goes into effect, a certain number of machine cycles must elapse. After this time interval, you can then disable main system clock oscillation by setting SCMOD.3 to "1".

This same 'stepped' approach must be taken to switch from a subsystem clock to the main system clock: First, clear SCMOD.3 to "0" to enable main system clock oscillation. Until main osc is stabilized, system clock must not be changed. Then, after a certain number of machine cycles has elapsed, select the main system clock by clearing all SCMOD values to logic zero.

Following a system reset, CPU operation starts with the lowest main system clock frequency of 14.2 µsec at 4.5 MHz after the standard oscillation stabilization interval of 29.1 ms has elapsed. Table 6-6 details the number of machine cycles that must elapse before a CPU clock switch modification goes into effect.



KS57C3316/P3316 OSCILLATOR CIRCUITS

|             | AFTER      | SCMOD.0 = 0                             |            |                 |            | SCMOD.0 = 1     |            |                  |
|-------------|------------|-----------------------------------------|------------|-----------------|------------|-----------------|------------|------------------|
| BEFORE      |            | PCON.1 = 0                              | PCON.0 = 0 | PCON.1 = 1      | PCON.0 = 0 | PCON.1 = 1      | PCON.0 = 1 |                  |
|             | PCON.1 = 0 | N/A                                     |            | 1 MACHINE CYCLE |            | 1 MACHINE CYCLE |            | N/A              |
|             | PCON.0 = 0 |                                         |            |                 |            |                 |            |                  |
| SCMOD.0 = 0 | PCON.1 = 1 | 8 MACHINI                               | E CYCLES   | N.              | /A         | 8 MACHIN        | E CYCLES   | N/A              |
|             | PCON.0 = 0 |                                         |            |                 |            |                 |            |                  |
|             | PCON.1 = 1 | 16 MACHINE CYCLES 16 MACHINE CYCLES N/A |            | fx / 4fxt       |            |                 |            |                  |
|             | PCON.0 = 1 |                                         |            |                 |            |                 |            | MACHINE<br>CYCLE |
| SCMOD.0 = 1 |            | N                                       | /A         | N.              | /A         | fx / 4fxt       | (M/C)      | N/A              |

#### NOTES:

- 1. Even if oscillation is stopped by setting SCMOD.3 during main system clock operation, the stop mode is not entered.
- 2. Since the X<sub>IN</sub> input is connected internally to V<sub>SS</sub> to avoid current leakage due to the crystal oscillator in stop mode, do not set SCMOD.3 to "1" or STOP instruction when an external clock is used as the main system clock.
- 3. When the system clock is switched to the subsystem clock, it is necessary to disable any interrupts which may occur during the time intervals shown in Table 6-6.
- 4. 'N/A' means 'not available'.
- 5. fx: Main–system clock, fxt: Sub–system clock, M/C: Machine Cycle. When fx is 4.5 MHz, and fxt is 32.768 kHz.

#### PROGRAMMING TIP — Switching Between Main System and Subsystem Clock

1. Switch from the main system clock to the subsystem clock:

MA2SUB BITS SCMOD.0 Switches to subsystem clock CALL DLY80 Delay 80 machine cycles BITS SCMOD.3 Stop the main system clock RET DLY80 A,#0FH LD DEL1 NOP NOP **DECS** Α DEL1 JR **RET** 

2. Switch from the subsystem clock to the main system clock:

SUB2MA BITR SCMOD.3 ; Start main system clock oscillation CALL DLY80 ; Delay 80 machine cycles CALL DLY80 ; Delay 80 machine cycles BITR SCMOD.0 ; Switch to main system clock RET



OSCILLATOR CIRCUITS KS57C3316/P3316

#### **CLOCK OUTPUT MODE REGISTER (CLMOD)**

The clock output mode register, CLMOD, is a 4-bit register that is used to enable or disable clock output to the CLO pin and to select the CPU clock source and frequency. CLMOD is addressable by 4-bit write instruction only.

RESET clears CLMOD to logic zero, which automatically selects the CPU clock as the clock source (without initiating clock oscillation), and disable clock output.

CLOMD.3 is the enable/disable clock output control bit; CLOMD.1 and CLOMD.0 are used to select one of four possible clock sources and frequencies: normal CPU clock, fx/8, fx/16, or fx/64.

Table 6-7. Clock Output Mode Register (CLMOD) Organization

| CLMOD Bit Setting |         | Resulting Clock Output               |                                         |  |
|-------------------|---------|--------------------------------------|-----------------------------------------|--|
| CLMOD.1           | CLMOD.0 | Clock Source Frequency               |                                         |  |
| 0                 | 0       | CPU clock (fx/4, fx/8, fx/64, fxt/4) | 1.125 MHz,562.5 kHz, 70.3 kHz, 8.19 kHz |  |
| 0                 | 1       | fxx/8                                | 562.5 kHz                               |  |
| 1                 | 0       | fxx/16                               | 281.25 kHz                              |  |
| 1                 | 1       | fxx/64                               | 70.3 kHz                                |  |

| CLMOD.3 | Result of CLMOD.3 Setting |
|---------|---------------------------|
| 0       | Clock output is disable   |
| 1       | Clock output is enable    |

**NOTE:** Frequencies assume that fxx = 4.5 MHz.



KS57C3316/P3316 OSCILLATOR CIRCUITS

#### **CLOCK OUTPUT CIRCUIT**

The clock output circuit, which is used to output clock pulses to the CLO pin, has the following components (see Figure 6-6):

- 4-bit clock output mode register (CLMOD)
- Clock selector
- output latch
- Port mode flag
- CLO output pin (P4.3)



Figure 6-6. CLO Output Pin Circuit Diagram

#### **CLOCK OUTPUT PROCEDURE**

The procedure for outputting clock pulses to the CLO pin may be summarized as follows:

- 1. Disable clock output by clearing CLMOD.3 to logic zero.
- 2. Set the clock output frequency (CLMOD.1, CLMOD.0).
- 3. Load a "0" to the output latch of the CLO pin (P4.3).
- 4. Set the P4.3 mode flag (PM 4.3) to output mode.
- 5. Enable clock output by setting CLMOD.3 to logic one.

#### **+** PROGRAMMING TIP — CPU Clock Output to the CLO Pin

CLMOD,A

To output the CPU clock to the CLO pin

| BITS | EMB     |   |                         |
|------|---------|---|-------------------------|
| SMB  | 15      |   |                         |
| LD   | EA,#08H |   |                         |
| LD   | PMG2,EA | ; | P4.3 ← Output mode      |
| BITR | P4.3    | ; | Clear P4.3 output latch |
| LD   | A,#9H   |   |                         |



LD

OSCILLATOR CIRCUITS KS57C3316/P3316

#### **NOTES**



KS57C3316/P3316 INTERRUPTS

## 7 INTERRUPTS

#### **OVERVIEW**

The KS57C3316 interrupt control circuit has five functional components:

- Interrupt enable flags (IEx)
- Interrupt request flags (IRQx)
- Interrupt master enable register (IME)
- Interrupt priority register (IPR)
- Power-down release signal circuit

Three kinds of interrupts are supported:

- Internal interrupts generated by on-chip processes
- External interrupts generated by external peripheral devices
- Quasi-interrupts used for edge detection and as clock sources

Table 7-1. Interrupt Types and Corresponding Port Pin(s)

| Interrupt Type      | Interrupt Name           | Corresponding Port Pins   |
|---------------------|--------------------------|---------------------------|
| External interrupts | INT0, INT1, INT4, INTCE  | P1.0, P1.1, P1.3, CE      |
| Internal interrupts | INTB, INTTO, INTIF, INTS | Not applicable            |
| Quasi-interrupts    | INT2, KS0-KS3            | P1.2, KS0-KS3 (P6.0-P6.3) |
|                     | INTW                     | Not applicable            |

INTERRUPTS KS57C3316/P3316

#### **Vectored Interrupts**

Interrupt requests may be processed as vectored interrupts in hardware, or they can be generated by program software. A vectored interrupt is generated when the following flags and register settings, corresponding to the specific interrupt (INTn) are set to logic one:

- Interrupt enable flag (IEx)
- Interrupt master enable flag (IME)
- Interrupt request flag (IRQx)
- Interrupt status flags (IS0, IS1)
- Interrupt priority register (IPR)

If all conditions are satisfied for the execution of a requested service routine, the start address of the interrupt is loaded into the program counter and the program starts executing the service routine from this address.

EMB and ERB flags for RAM memory banks and registers are stored in the vector address area of the ROM during interrupt service routines. The flags are stored at the beginning of the program with the VENT instruction. The initial flag values determine the vectors for resets and interrupts. Enable flag values are saved during the main routine, as well as during service routines. Any changes that are made to enable flag values during a service routine are not stored in the vector address.

When an interrupt occurs, the enable flag values before the interrupt is initiated are saved along with the program status word (PSW), and the enable flag values for the interrupt is fetched from the respective vector address. Then, if necessary, you can modify the enable flags during the interrupt service routine. When the interrupt service routine is returned to the main routine by the IRET instruction, the original values saved in the stack are restored and the main program continues program execution with these values.

#### **Software-Generated Interrupts**

To generate an interrupt request from software, the program manipulates the appropriate IRQx flag. When the interrupt request flag value is set, it is retained until all other conditions for the vectored interrupt have been met, and the service routine can be initiated.

#### **Multiple Interrupts**

By manipulating the two interrupt status flags (ISO and IS1), you can control service routine initialization and thereby process multiple interrupts simultaneously.

If more than four interrupts are being processed at one time, you can avoid possible loss of working register data by using the PUSH RR instruction to save register contents to the stack before the service routines are executed in the same register bank. When the routines have executed successfully, you can restore the register contents from the stack to working memory using the POP instruction.

#### **Power-Down Mode Release**

An interrupt can be used to release power-down mode (stop or idle), but INT0 is possible to release only idle when using fxx/64 clock. Interrupts for power-down mode release are initiated by setting the corresponding interrupt enable flag. Even if the IME flag is cleared to zero, power-down mode will be released by an interrupt request signal when the interrupt enable flag has been set. In such cases, the interrupt routine will not be executed since IME = "0".



KS57C3316/P3316 INTERRUPTS



Figure 7-1. Interrupt Execution Flowchart



INTERRUPTS KS57C3316/P3316



Figure 7-2. Interrupt Control Circuit Diagram

KS57C3316/P3316 INTERRUPTS

#### **MULTIPLE INTERRUPTS**

The interrupt controller can service multiple interrupts in two ways: as two-level interrupts, where either all interrupt requests or only those of highest priority are serviced, or as multi-level interrupts, when the interrupt service routine for a lower-priority request is accepted during the execution of a higher priority routine.

#### **Two-Level Interrupt Handling**

Two-level interrupt handling is the standard method for processing multiple interrupts. When the IS1 and IS0 bits of the PSW (FB0H.3 and FB0H.2, respectively) are both logic zero, program execution mode is normal and all interrupt requests are serviced (see Figure 7-3).

Whenever an interrupt request is accepted, IS1 and IS0 are incremented by one, and the values are stored in the stack along with the other PSW bits. After the interrupt routine has been serviced, the modified IS1 and IS0 values are automatically restored from the stack by an IRET instruction.

ISO and IS1 can be manipulated directly by 1-bit write instructions, regardless of the current value of the enable memory bank flag (EMB). Before you modify an interrupt service flag, however, you must first disable interrupt processing with a DI instruction.

When IS1 = "0" and IS0 = "1", all interrupt service routines are inhibited except for the highest priority interrupt currently defined by the interrupt priority register (IPR).



Figure 7-3. Two-Level Interrupt Handling

INTERRUPTS KS57C3316/P3316

#### **Multi-Level Interrupt Handling**

With multi-level interrupt handling, a lower-priority interrupt request can be executed by manipulating the interrupt status flags, ISO and IS1 while a high-priority interrupt is being serviced (see Table 7-2).

When an interrupt is requested during normal program execution, interrupt status flags ISO and IS1 are set to "1" and "0", respectively. This setting allows only highest-priority interrupts to be serviced. When a high-priority request is accepted, both interrupt status flags are then cleared to "0" by software so that a request of any priority level can be serviced. In this way, the high- and low-priority requests can be serviced in parallel (see Figure 7-4).

| Process Status | Before INT |     | Effect of ISx Bit Setting                                                                             | After IN | NT ACK |
|----------------|------------|-----|-------------------------------------------------------------------------------------------------------|----------|--------|
|                | IS1        | IS0 |                                                                                                       | IS1      | IS0    |
| 0              | 0          | 0   | All interrupt requests are serviced.                                                                  | 0        | 1      |
| 1              | 0          | 1   | Only high-priority interrupts as determined by the current settings in the IPR register are serviced. | 1        | 0      |
| 2              | 1          | 0   | No additional interrupt requests will be serviced.                                                    | _        | _      |
| _              | 1          | 1   | Value undefined                                                                                       | _        | _      |

Table 7-2. IS1 and IS0 Bit Manipulation for Multi-Level Interrupt Handling



Figure 7-4. Multi-Level Interrupt Handling



KS57C3316/P3316 INTERRUPTS

#### **INTERRUPT PRIORITY REGISTER (IPR)**

The 4-bit interrupt priority register (IPR) is used to control multi-level interrupt handling. Its reset value is logic zero. Before the IPR can be modified, all interrupts must first be disabled by a DI instruction.

| FB2H | IME | IPR.2 | IPR.1 | IPR.0 |
|------|-----|-------|-------|-------|

By manipulating the IPR settings, you can choose to process all interrupt requests with the same priority level, or you can select one type of interrupt for high-priority processing. A low-priority interrupt can itself be interrupted by a high-priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source.

| Interrupt  | Default Priority |
|------------|------------------|
| INTB, INT4 | 1                |
| INT0       | 2                |
| INT1       | 3                |
| INTS       | 4                |
| INTT0      | 5                |
| INTCE      | 6                |
| INITIE     | 7                |

**Table 7-3. Standard Interrupt Priorities** 

The MSB of the IPR, the interrupt master enable flag (IME), enables and disables all interrupt processing. Even if an interrupt request flag and its corresponding enable flag are set, a service routine cannot be executed until the IME flag is set to logic one. The IME flag (mapped FB2H.3) can be directly manipulated by EI and DI instructions, regardless of the current enable memory bank (EMB) value.

IPR.0 IPR.2 IPR.1 Result of IPR Bit Setting 0 0 0 Normal interrupt handling according to default priority settings 0 0 1 Process INTB and INT4 interrupts at highest priority 0 1 0 Process INTO interrupts at highest priority 0 1 1 Process INT1 interrupts at highest priority 1 0 0 Process INTS interrupts at highest priority 1 0 1 Process INTT0 interrupts at highest priority 1 1 0 Process INTCE interrupts at highest priority 1 1 1 Process INTIF interrupts at highest priority

**Table 7-4. Interrupt Priority Register Settings** 

NOTE: During normal interrupt processing, interrupts are processed in the order in which they occur. If two or more interrupt requests are received simultaneously, the priority level is determined according to the standard interrupt priorities in Table 7-3 (the default priority assigned by hardware when the lower three IPR bits = "0"). In this case, the high-priority interrupt request is serviced and the other interrupt is inhibited. Then, when the high-priority interrupt is returned from its service routine by an IRET instruction, the inhibited service routine is started.

INTERRUPTS KS57C3316/P3316

#### PROGRAMMING TIP — Setting the INT Interrupt Priority

The following instruction sequence sets the INT1 interrupt to high priority:

BITS EMB SMB 15

DI ; IPR.3 (IME)  $\leftarrow$  0

LD A,#3H LD IPR,A

EI ; IPR.3 (IME)  $\leftarrow$  1

#### **EXTERNAL INTERRUPT 0 AND 1 MODE REGISTERS (IMOD0 and IMOD1)**

The following components are used to process external interrupts at the INTO and INT1 pins:

- Noise filtering circuit for INT0
- Edge detection circuit
- Two mode registers, IMOD0 and IMOD1

The mode registers are used to control the triggering edge of the input signal. IMOD0 and IMOD1 settings let you choose either the rising or falling edge of the incoming signal as the interrupt request trigger. The INT4 interrupt is an exception since its input signal generates an interrupt request on both rising and falling edges.

| FB4H | IMOD0.3 | "0" | IMOD0.1 | IMOD0.0 |
|------|---------|-----|---------|---------|
| FB5H | "0"     | "0" | "0"     | IMOD1.0 |

IMOD0 and IMOD1 are addressable by 4-bit write instructions. A system reset clears all IMOD values to logic zero, selecting rising edges as the trigger for incoming interrupt requests.

Table 7-5. IMOD0, 1 and 2 Register Organization

| IMOD0 | IMOD0.3 | 0 | IMOD0.1 | IMOD0.0 | Effect of IMOD0 Settings               |  |  |
|-------|---------|---|---------|---------|----------------------------------------|--|--|
|       | 0       |   |         |         | Select CPU clock for sampling          |  |  |
|       | 1       |   |         |         | Select fxx/64 sampling clock           |  |  |
|       |         |   | 0       | 0       | Rising edge detection                  |  |  |
|       |         |   | 0       | 1       | Falling edge detection                 |  |  |
|       |         |   | 1       | 0       | Both rising and falling edge detection |  |  |
|       |         |   | 1       | 1       | IRQ0 flag cannot be set to "1"         |  |  |

| IMOD1 | 0 | 0 | 0 | IMOD1.0 | Effect of IMOD1 Settings |
|-------|---|---|---|---------|--------------------------|
|       |   |   |   | 0       | Rising edge detection    |
|       |   |   |   | 1       | Falling edge detection   |



KS57C3316/P3316 INTERRUPTS

#### **EXTERNAL INTERRUPT 0 AND 1 MODE REGISTERS (Continued)**

When a sampling clock rate of fxx/64 is used for INT0, an interrupt request flag must be cleared before 16 machine cycles have elapsed. Since the INT0 pin has a clock-driven noise filtering circuit built into it, please take the following precautions when you use it:

- To trigger an interrupt, the input signal width at INT0 must be at least two times wider than the pulse width of the clock selected by IMOD0.
- You can use INT0 to release IDLE mode, when fxx/64 is selected as a sampling clock.



Figure 7-5. Circuit Diagram for INT0 and INT1 Pins

When modifying the IMOD0 and IMOD1 registers, it is possible to accidentally set an interrupt request flag. To avoid unwanted interrupts, take these precautions when writing your programs:

- 1. Disable all interrupts with a DI instruction.
- 2. Modify the IMOD0 or IMOD1 register.
- 3. Clear all relevant interrupt request flags.
- 4. Enable the interrupt by setting the appropriate IEx flag.
- 5. Enable all interrupts with an El instructions.

INTERRUPTS KS57C3316/P3316

#### **EXTERNAL INTERRUPT 2 MODE REGISTER (IMOD2)**

The mode register for external interrupts at the KS0–KS3 and INT2, IMOD2, is addressable only by 4-bit write instructions. A system reset clears all IMOD2 bits to logic zero.

| FB6H | "0" | "0" | IMOD2.1 | IMOD2.0 |
|------|-----|-----|---------|---------|
|------|-----|-----|---------|---------|

If a rising edge is detected at the INT2 pin or when a falling edge is detected at any one of the pins, KS0-KS3, the IRQ2 flag is set to logic one and a release signal for power-down mode is generated. Since INT2 is a quasi-interrupt, the interrupt request flag (IRQ2) must be cleared by software.

Table 7-6. IMOD2 Register Bit Settings

| IMOD2 | 0 | 0 | IMOD2.1 | IMOD2.0 | Effect of IMOD2 Settings       |
|-------|---|---|---------|---------|--------------------------------|
|       |   |   | 0       | 0       | Select rising edge at INT2 pin |
|       |   |   | 0       | 1       | Not used                       |
|       |   |   | 1       | 0       | Select falling edge at KS2-KS3 |
|       |   |   | 1       | 1       | Select falling edge at KS0-KS3 |

#### PROGRAMMING TIP — Using the INT2 as Key Input Interrupt

When you use the INT2 interrupt as a key entry interrupt, the selected key interrupt source pin must be set to input mode:

1. When KS0-KS3 are selected (four pins):

BITS EMB SMB 15 LD A,#3H

LD IMOD2A ; (IMOD2) ← #3H, KS0-KS3 falling edge select

LD EA,#00H

LD PMG3,EA ; P6  $\leftarrow$  input mode LD EA,#40H

LD PUMOD,EA ; Enable P6 pull-up resistors



KS57C3316/P3316 INTERRUPTS



Figure 7-6. Circuit Diagram for INT2

INTERRUPTS KS57C3316/P3316

#### **INTERRUPT FLAGS**

There are three types of interrupt flags: interrupt request and interrupt enable flags that correspond to each interrupt, the interrupt master enable flag, which enables or disables all interrupt processing.

#### Interrupt Master Enable Flag (IME)

The interrupt master enable flag, IME, enables or disables all interrupt processing. Therefore, even when an IRQx flag is set and its corresponding IEx flag is enabled, the interrupt service routine is not executed until the IME flag is set to logic one.

The IME flag is located in the IPR register (IPR.3). It can be directly be manipulated by EI and DI instructions, regardless of the current value of the enable memory bank flag (EMB).

| IME | IPR.2 | IPR.1 | IPR.0 | Effect of Bit Settings |
|-----|-------|-------|-------|------------------------|
| 0   |       |       |       | Inhibit all interrupts |
| 1   |       |       |       | Enable all interrupts  |

#### Interrupt Enable Flags (IEx)

IEx flags, when set to logical one, enable specific interrupt requests to be serviced. When the interrupt request flag is set to logical one, an interrupt will not be serviced until its corresponding IEx flag is also enabled.

Interrupt enable flags can be read, written, or tested directly by 1-bit instructions. IEx flags can be addressed directly at their specific RAM addresses, despite the current value of the enable memory bank (EMB) flag.

| Address | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|-------|-------|-------|-------|
| FB8H    | IE4   | IRQ4  | IEB   | IRQB  |
| FBAH    | 0     | 0     | IEW   | IRQW  |
| FBB H   | IEIF  | IRQIF | IECE  | IRQCE |
| FBCH    | 0     | 0     | IET0  | IRQT0 |
| FBDH    | 0     | 0     | IES   | IRQS  |
| FBEH    | IE1   | IRQ1  | IE0   | IRQ0  |
| FBFH    | 0     | 0     | IE2   | IRQ2  |

Table 7-7. Interrupt Enable and Interrupt Request Flag Addresses

#### NOTES:

- 1. IEx refers generally to all interrupt enable flags.
- 2. IRQx refers generally to all interrupt request flags.
- 3. IEx = 0 is interrupt disable mode.
- 4. IEx = 1 is interrupt enable mode.



KS57C3316/P3316 INTERRUPTS

#### Interrupt Request Flags (IRQx)

Interrupt request flags are read/write addressable by 1-bit or 4-bit instructions. IRQx flags can be addressed directly at their specific RAM addresses, regardless of the current value of the enable memory bank (EMB) flag.

When a specific IRQx flag is set to logic one, the corresponding interrupt request is generated. The flag is then automatically cleared to logic zero when the interrupt has been serviced.

Exceptions are the watch timer interrupt request flags, IRQW, and the external interrupt 2 flag IRQ2, which must be cleared by software after the interrupt service routine has executed. IRQx flags are also used to execute interrupt requests from software. In summary, follow these guidelines for using IRQx flags:

- 1. IRQx is set to request an interrupt when an interrupt meets the set condition for interrupt generation.
- 2. IRQx is set to "1" by hardware and then cleared by hardware when the interrupt has been serviced (with the exception of IRQW and IRQ2).
- 3. When IRQx is set to "1" by software, an interrupt is generated.

When two interrupts share the same service routine start address, interrupt processing may occur in one of two ways:

- When only one interrupt is enabled, the IRQx flag is cleared automatically when the interrupt has been serviced
- When two interrupts are enabled, request flag is not automatically cleared so that the user may have an
  opportunity to locate the source of the interrupt request. In this case, the IRQx setting must be manually
  cleared using a BTSTZ instruction.

**Table 7-8. Interrupt Request Flag Conditions and Priorities** 

| Interrupt<br>Source | Internal /<br>External | Pre-condition for IRQx Flag Setting                                                       | Interrupt<br>Priority | IRQ Flag<br>Name |
|---------------------|------------------------|-------------------------------------------------------------------------------------------|-----------------------|------------------|
| INTB                | I                      | Reference time interval signal from basic timer                                           | 1                     | IRQB             |
| INT4                | Е                      | Both rising and falling edges detected at INT4                                            | 1                     | IRQ4             |
| INT0                | Е                      | Rising or falling edge detected at INT0 pin                                               | 2                     | IRQ0             |
| INT1                | Е                      | Rising or falling edge detected at INT1 pin                                               | 3                     | IRQ1             |
| INTS                | I                      | Completion signal for serial transmit-and-receive or receive-<br>only operation           | 4                     | IRQS             |
| INTT0               | I                      | Signals for TCNT0 and TREF0 registers match                                               | 5                     | IRQT0            |
| INTCE               | Е                      | When falling edge is detected at CE pin                                                   | 6                     | IRQCE            |
| INTIF               | I                      | When gate closes                                                                          | 7                     | IRQIF            |
| INT2                | E                      | Rising edge detected at INT2 or elsea falling edge is detected at any of the KS0-KS3 pins | -                     | IRQ2             |
| INTW                | I                      | Time interval of 0.5 s or 3.19 ms                                                         | _                     | IRQW             |

INTERRUPTS KS57C3316/P3316

### PROGRAMMING TIP — Setting the INT Interrupt Priority

To simultaneously enable INTB and INT4 interrupts:

INTB DI BTSTZ **IRQB** ; IRQB = 1? JR INT4 ; If no, INT4 interrupt; if yes, INTB interrupt is processed ΕI **IRET** INT4 BITR IRQ4 ; INT4 is processed ΕI **IRET** 

KS57C3316/P3316 POWER-DOWN

8

#### **POWER-DOWN**

#### **OVERVIEW**

The KS57C3316 microcontroller has four power-down modes to reduce power consumption: idle, stop1, stop2, and CE low modes. Idle mode is initiated by the IDLE instruction and stop1 mode by the instruction STOP. (Several NOP instructions must always follow an IDLE or STOP instruction in a program.) In idle mode, the CPU clock stops while peripherals and the oscillation source continue to operate normally.

When RESET occurs during normal operation or during a power-down mode, a reset operation is initiated and the CPU enters idle mode. When the standard oscillation stabilization time interval (29.1 ms at 4.5 MHz) has elapsed, normal CPU operation resumes.

In stop1 mode, main system clock oscillation is halted (assuming it is currently operating), and peripheral hard-ware components are powered-down. Stop2 mode is entered by bit SCMOD.2 setting. In stop2 mode, both main and sub system clock are stopped. Only PLL is disabled in CE low mode while other peripherals operate normally. The effect of power-down mode on specific peripheral hardware components is detailed in Table 8-1.

#### NOTE

Do not use stop mode if you are using an external clock source because  $X_{IN}$  input must be restricted internally to  $V_{SS}$  to reduce current leakage.

Idle or main stop modes are terminated either by a RESET, or by an interrupt which is enabled by the corresponding interrupt enable flag, IEx. (Exceptions to this rule is INT0.) Stop2 mode can be terminated by a RESET only. When power-down mode is terminated by RESET, a normal reset operation is executed. Assuming that both the interrupt enable flag and the interrupt request flag are set to "1", power-down mode is released immediately upon entering power-down mode.

When an interrupt is used to release power-down mode, the operation differs depending on the value of the interrupt master enable flag (IME):

- If the IME flag = "0", program execution starts immediately after the instruction issuing a request to enter power-down mode is executed. The interrupt request flag remains set to logical one.
- If the IME flag = "1", two instructions are executed after the power-down mode release and the vectored interrupt is then initiated. However, when the release signal is caused by INT2 or INTW, the operation is identical to the IME = "0" condition. Assuming that both interrupt enable flag and interrupt request flag are set to "1", the release signal is generated when power-down mode is entered.

POWER-DOWN KS57C3316/P3316

**Table 8-1. Hardware Operation During Power-Down Modes** 

| Operation Stop1 Mode                                                   |                                                                                                     | Stop2 Mode                                                                       | Idle Mode                                                                                  | CE Low Mode <sup>(1)</sup>               |  |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------|--|
| Instruction                                                            | STOP                                                                                                | STOP, after setting SCMOD.2 to "1"                                               |                                                                                            |                                          |  |
| System is                                                              | Main clock (fx)                                                                                     | Main clock (fx)                                                                  | Main clock (fx) or                                                                         | Main clock (fx) or                       |  |
| operating with                                                         |                                                                                                     |                                                                                  | Sub clock (fxt)                                                                            | Sub clock (fxt)                          |  |
| Clock oscillator                                                       | Clock oscillator Main system clock oscillation stops                                                |                                                                                  | Only CPU clock<br>oscillation stops (main<br>and subsystem clock<br>oscillation continues) | Clock oscillation is not stopped         |  |
| Basic timer                                                            | Basic timer stops Basic timer stops Basic timer operates (with IRQB set at each reference interval) |                                                                                  | Basic timer operates<br>(with IRQB set at<br>each reference interval)                      |                                          |  |
| Serial I/O interface                                                   | Operates only if<br>external SCK input is<br>selected as the serial<br>I/O clock                    | Operates only if<br>external SCK input is<br>selected as the serial<br>I/O clock | Operates if a clock<br>other than the CPU<br>clock is selected as<br>the serial I/O clock  | Serial I/O interface operates            |  |
| Timer/counter0                                                         | Operates only if TCL is selected as the counter clock                                               | Operation stops                                                                  | Timer/counter 0 operates                                                                   | Timer/counter 0 operates                 |  |
| Watch timer                                                            | Operates only if<br>subsystem clock (fxt)<br>is selected as the<br>counter clock                    | Operation stops                                                                  | Watch timer operates                                                                       | Watch timer operates                     |  |
| LCD controller Operates only if a subsystem clock is selected as LCDCK |                                                                                                     | Operation stops                                                                  | LCD controller operates                                                                    | LCD controller operates                  |  |
| interrupts are acknowledged;                                           |                                                                                                     | INT1, INT2, and INT4<br>are acknowledged;<br>INT0 is not serviced                | INT1, INT2, and INT4<br>are acknowledged;<br>INT0 is serviced <sup>(2)</sup>               | All external interrupts are acknowledged |  |
| CPU                                                                    | All CPU operations are disabled All CPU operations are disabled are disabled are disabled           |                                                                                  | •                                                                                          | CPU operates normally                    |  |
| PLL                                                                    | PLL stops                                                                                           | PLL stops                                                                        | PLL operates                                                                               | PLL stops                                |  |
| IFC                                                                    | IFC stops                                                                                           | IFC stops                                                                        | IFC operates                                                                               | IFC stops                                |  |
| A/D converter                                                          | A/D converter is disabled                                                                           | A/D converter is disabled                                                        | A/D converter operates                                                                     | A/D converter operates                   |  |
| Mode release signal                                                    | Interrupt request signals (except INT0) CE or RESET input                                           | NT0) signals (except INT0) signals CE or RESET                                   |                                                                                            | CE pin high                              |  |

#### NOTES:

- 1. CE mode is not controlled by an instruction, but rather by directly modifying the state of the external CE pin.
- 2. INTO can release Idle mode only when fxx/64 is selected as a sampling clock.



KS57C3316/P3316 POWER-DOWN

#### **IDLE MODE TIMING DIAGRAMS**



Figure 8-1. Timing When Idle Mode is Released by RESET



Figure 8-2. Timing When Idle Mode is Released by an Interrupt

POWER-DOWN KS57C3316/P3316

#### STOP MODE TIMING DIAGRAMS



Figure 8-3. Timing When Stop Mode is Released by RESET



Figure 8-4. Timing When Stop Mode is Release by an Interrupt



Figure 8-5. Timing When CE Low Mode is Release by CE rising edge



KS57C3316/P3316 **POWER-DOWN** 

#### Programming Tip — Reducing Power Consumption for Key Input Interrupt Processing

The following code shows real-time clock and interrupt processing for key inputs to reduce power consumption. In this example, the system clock source is switched from the main system clock to a subsystem clock and the LCD display is turned on:

| KEYCLK | DI    |         |   |                                                                                 |
|--------|-------|---------|---|---------------------------------------------------------------------------------|
|        | CALL  | MA2SUB  | ; | $\mbox{Main system clock} \rightarrow \mbox{subsystem clock switch subroutine}$ |
|        | SMB   | 15      |   |                                                                                 |
|        | LD    | EA,#00H |   |                                                                                 |
|        | LD    | P4,EA   | ; | All key strobe outputs to low level                                             |
|        | LD    | A,#3H   |   |                                                                                 |
|        | LD    | IMOD2,A | ; | Select KS0-KS3 interrupt                                                        |
|        | SMB   | 0       |   |                                                                                 |
|        | BITR  | IRQW    |   |                                                                                 |
|        | BITR  | IRQ2    |   |                                                                                 |
|        | BITS  | IEW     |   |                                                                                 |
|        | BITS  | IE2     |   |                                                                                 |
| CLKS1  | CALL  | WATDIS  | ; | Execute clock and display changing subroutine                                   |
|        | BTSTZ | IRQ2    |   |                                                                                 |
|        | JR    | CIDLE   |   |                                                                                 |
|        | CALL  | SUB2MA  | ; | Subsystem clock → main system clock switch                                      |
|        |       |         | ; | subroutine                                                                      |
|        | EI    |         |   |                                                                                 |
|        | RET   |         |   |                                                                                 |
| CIDLE  | IDLE  |         | ; | Engage idle mode                                                                |
|        | NOP   |         |   |                                                                                 |
|        | NOP   |         |   |                                                                                 |
|        | NOP   |         |   |                                                                                 |
|        | JPS   | CLKS1   |   |                                                                                 |

#### **NOTE**

You must execute three NOP instructions after IDLE and STOP instructions, to avoid flowing of leakage current due to the floating state in the internal bus.

POWER-DOWN KS57C3316/P3316

#### PORT PIN CONFIGURATION FOR POWER-DOWN MODE

The following method describes how to configure I/O port pins to reduce power consumption during power-down modes (stop, idle):

**Condition 1:** If the microcontroller is not configured to an external device:

- 1. Connect unused port pins according to the information in Table 8-2.
- Disable pull-up resistors for input pins configured to V<sub>DD</sub> or V<sub>SS</sub> levels in order to check the current input option.
   Reason: If the input level of a port pin is set to V<sub>SS</sub> when a pull-up resistor is enabled, it will draw an unnecessarily large current.

**Condition 2:** If the microcontroller is configured to an external device and the external device's V<sub>DD</sub> source is turned off in power-down mode.

- 1. Connect unused port pins according to the information in Table 8-2.
- Disable pull-up resistors for input pins configured to V<sub>DD</sub> or V<sub>SS</sub> levels in order to check the current input option.
   Reason: If the input level of a port pin is set to V<sub>SS</sub> when a pull-up resistor is enabled, it will draw an unnecessarily large current.
- Disable the pull-up resistors of input pins connected to the external device by making the necessary modifications to the PUMOD register.
- 4. Configure the output pins that are connected to the external device to low level. Reason: When the external device's  $V_{DD}$  source is turned off, and if the microcontroller's output pins are set to high level,  $V_{DD} 0.7 \text{ V}$  is supplied to the  $V_{DD}$  of the external device through its input pin. This causes the device to operate at the level  $V_{DD} 0.7 \text{ V}$ . In this case, total current consumption would not be reduced.
- 5. Determine the correct output pin state necessary to block current pass in according with the external transistors (PNP, NPN).



KS57C3316/P3316 POWER-DOWN

#### **RECOMMENDED CONNECTIONS FOR UNUSED PINS**

To reduce overall power consumption, please configure unused pins according to the guidelines described in Table 8-2.

Table 8-2. Unused Pin Connections for Reducing Power Consumption

| Pin/Share Pin Names     | Recommended Connection                                                                                                    |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------|
| P0.0/BTCO               | Input mode: Connect to V <sub>DD</sub>                                                                                    |
| P0.1/TCLO               | Output mode: Do not connect                                                                                               |
| P0.2/TCL                |                                                                                                                           |
| P0.3/BUZ                |                                                                                                                           |
| P1.0/INT0               | Connect to V <sub>DD</sub>                                                                                                |
| P1.1/INT1               |                                                                                                                           |
| P1.2/INT2               |                                                                                                                           |
| P1.3/INT4               |                                                                                                                           |
| P2.0-P2.3               | Input mode: Connect to V <sub>DD</sub>                                                                                    |
| P3.0-P3.3               | Output mode: Do not connect                                                                                               |
| P4.0/SCK                |                                                                                                                           |
| P4.1/SO                 |                                                                                                                           |
| P4.2/SI                 |                                                                                                                           |
| P4.3/CLO                |                                                                                                                           |
| P5.0/ADC0-P5.3/ADC3     |                                                                                                                           |
| P6.0/KS0-P6.3/KS3       |                                                                                                                           |
| SEG0-SEG27<br>COM0-COM3 | Do not connect                                                                                                            |
| $V_{LO0}$ - $V_{LC2}$   | Connect to V <sub>SS</sub>                                                                                                |
| BIAS                    | If all of the $\rm V_{LC0}\text{-}V_{LC2}$ pins are unused, connect BIAS to $\rm V_{SS}$ and set LCON.0 and LMOD.7 to "0" |
| XT <sub>IN</sub>        | Connect XT <sub>IN</sub> to V <sub>SS</sub> and set SCMOD.2 to "1"                                                        |
| XT <sub>OUT</sub>       | Do not connect                                                                                                            |
| AMIF, FMIF              | Connect to V <sub>SS</sub> and disable IFC by setting IFMOD to "0"                                                        |
| TEST                    | Connect to V <sub>SS</sub>                                                                                                |

POWER-DOWN KS57C3316/P3316

#### **NOTES**



KS57C3316/P3316 RESET



#### **OVERVIEW**

A system reset operation can be initiated by RESET or by changing the state of the external CE pin. When a reset operation occurs, the system is initialized and the program is executed starting from the reset vector address. A CE reset occurs when the CE pin is forced from Low to High level. You can use a CE reset for normal system initialization. When a power-on occurs, the power-on flag (POF) is automatically set to "1".

| POFR | 0 | 0 | 0 | POF | FD1H |
|------|---|---|---|-----|------|
|------|---|---|---|-----|------|

Please note that the RESET signal is not generated automatically. The POF bit in the power-on flag register (POFR.0) is read initially to check whether or not power has been turned on. You can tested or clear this flag using the BITR instruction.

Whenever a RESET signal is input during normal operation or during power-down mode, the CPU enters idle mode. When the standard oscillation stabilization interval of 29.1 ms (at 4.5 MHz) has elapsed, normal system operation resumes.

When reset operation occurs during normal operating or after a power-down mode has been entered, most hardware register values are set to the reset values described in Table 9-1. Some reset values may vary for different types of reset operations. However, during idle or stop mode, the current values contained in the following status register are always retained:

- Carry flag
- Data memory values
- General-purpose registers E, A, L, H, X, W, Z and Y
- General-purpose registers E, A, L, H, X, W, Z, and Y
- PLL mode register (PLMOD)
- PLL data register (PLLD0-PLLD3)
- Serial I/O buffer register (SBUF)

RESET KS57C3316/P3316



Figure 9-1. Reset Operation by RESET Pin



Figure 9-2. Reset Operation by CE Pin

KS57C3316/P3316 RESET

#### HARDWARE REGISTER VALUES AFTER A SYSTEM RESET

Table 9-1 gives you detailed information about hardware register values after a system reset occurs during power-down mode or during normal operation.

Table 9-1. Hardware Register Values After a System Reset

| Hardware Component or Subcomponent     | If a Reset Occurs During Power-<br>Down Mode                                                                       | If a Reset Occurs During<br>Normal Operation                                                                       |  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| Program counter (PC)                   | PC13-8 ← ROM ADDR[00H],<br>PC7-0 ← ROM ADDR [01H]                                                                  | PC13-8 $\leftarrow$ ROM ADDR [00H],<br>PC7-0 $\leftarrow$ ROM ADDR[01H]                                            |  |
| Program Status Word (PSW):             |                                                                                                                    |                                                                                                                    |  |
| Carry flag (C)                         | Retained                                                                                                           | Undefined                                                                                                          |  |
| Skip flag (SC0-SC2)                    | 0                                                                                                                  | 0                                                                                                                  |  |
| Interrupt status flags (IS0, IS1)      | 0                                                                                                                  | 0                                                                                                                  |  |
| Bank enable flags (EMB, ERB)           | Bit 6 of address 0000H in program memory is transferred to the ERB flag, and bit 7 of the address to the EMB flag. | Bit 6 of address 0000H in program memory is transferred to the ERB flag, and bit 7 of the address to the EMB flag. |  |
| Stack pointer (SP)                     | Undefined                                                                                                          | Undefined                                                                                                          |  |
| Data Memory (RAM):                     |                                                                                                                    |                                                                                                                    |  |
| Working registers E,A,L, H, X, W, Z, Y | Values retained                                                                                                    | Undefined                                                                                                          |  |
| Bank selection registers (SMB, SRB)    | 0                                                                                                                  | 0                                                                                                                  |  |
| BSC register (BSC0-BSC3)               | 0                                                                                                                  | 0                                                                                                                  |  |
| Clocks:                                |                                                                                                                    |                                                                                                                    |  |
| Power control register (PCON)          | 0                                                                                                                  | 0                                                                                                                  |  |
| Clock output mode register (CLMOD)     | 0                                                                                                                  | 0                                                                                                                  |  |
| System clock control register (SCMOD)  | 0                                                                                                                  | 0                                                                                                                  |  |
| Interrupts:                            |                                                                                                                    |                                                                                                                    |  |
| Interrupt request flags (IRQx)         | 0                                                                                                                  | 0                                                                                                                  |  |
| Interrupt enable flags (IEx)           | 0                                                                                                                  | 0                                                                                                                  |  |
| Interrupt priority flag (IPR)          | 0                                                                                                                  | 0                                                                                                                  |  |
| Interrupt master enable flag (IME)     | 0                                                                                                                  | 0                                                                                                                  |  |
| INT0 mode register (IMOD0)             | 0                                                                                                                  | 0                                                                                                                  |  |
| INT1 mode register (IMOD1)             | 0                                                                                                                  | 0                                                                                                                  |  |
| INT2 mode register (IMOD2)             | 0                                                                                                                  | 0                                                                                                                  |  |

Table 9-1. Hardware Register Values After a System Reset (Continued)

| Hardware Component or Subcomponent    | If a Reset Occurs During<br>Power-Down Mode | If a Reset Occurs During<br>Normal Operation |  |
|---------------------------------------|---------------------------------------------|----------------------------------------------|--|
| I/O Ports:                            |                                             |                                              |  |
| Output buffers                        | Off                                         | Off                                          |  |
| Output latches                        | 0                                           | 0                                            |  |
| Port mode flags (PM)                  | 0                                           | 0                                            |  |
| Pull-up resistor mode register(PUMOD) | 0                                           | 0                                            |  |
| Port N-ch open drain register (PNE)   | 0                                           | 0                                            |  |
| Basic Timer:                          |                                             |                                              |  |
| Count register (BCNT)                 | Undefined                                   | Undefined                                    |  |
| Mode register (BMOD)                  | 0                                           | 0                                            |  |
| Output enable flag (BOE)              | 0                                           | 0                                            |  |
| Timer/Counter 0:                      |                                             |                                              |  |
| Count registers (TCNT0)               | 0                                           | 0                                            |  |
| Reference register (TREF0)            | FFH                                         | FFH                                          |  |
| Mode register (TMOD0)                 | 0                                           | 0                                            |  |
| Output enable flag (TOE0)             | 0                                           | 0                                            |  |
| Watch-Dog Timer:                      |                                             |                                              |  |
| WDT mode register (WDMOD)             | A5H                                         | A5H                                          |  |
| WDT clear flag (WDTCF)                | 0                                           | 0                                            |  |
| Watch Timer:                          |                                             |                                              |  |
| Watch timer mode register (WMOD)      | 0                                           | 0                                            |  |
| LCD Driver/Controller:                |                                             |                                              |  |
| LCD mode register (LMOD)              | 0                                           | 0                                            |  |
| LCD control register (LCON)           | 0                                           | 0                                            |  |
| Display data memory                   | Values retained                             | Undefined                                    |  |
| Output buffers                        | Off                                         | Off                                          |  |



Table 9-1. Hardware Register Values After a System Reset (Continued)

| Hardware Component or Subcomponent | If a Reset Occurs During Power-Down Mode | If a Reset Occurs During<br>Normal Operation |  |
|------------------------------------|------------------------------------------|----------------------------------------------|--|
| Serial I/O Interface:              |                                          |                                              |  |
| SIO mode register (SMOD)           | 0                                        | 0                                            |  |
| SIO interface buffer (SBUF)        | Value retained                           | Undefined                                    |  |
| IF Counter:                        | •                                        |                                              |  |
| IF counter mode register (IFMOD)   | 0                                        | 0                                            |  |
| IF counter (IFCNT0, IFCNT1)        | 0                                        | 0                                            |  |
| A/D converter:                     |                                          |                                              |  |
| A/D mode register (ADMOD)          | 0                                        | 0                                            |  |
| A/D control register (AFLAG)       | 0                                        | 0                                            |  |
| A/D convert data register (ADATA)  | 0                                        | 0                                            |  |
| A/D port control register (APCON)  | 0                                        | 0                                            |  |

Table 9-1. Hardware Register Values After a System Reset (Concluded)

| Hardware Component or Subcomponent    | If a Reset Occurs During<br>Operation Mode      | If a Reset Occurs After<br>Power-On |  |
|---------------------------------------|-------------------------------------------------|-------------------------------------|--|
| PLL:                                  |                                                 |                                     |  |
| PLL mode register (PLMOD)             | Value retained                                  | Undefined                           |  |
| PLL data register (PLLD0-PLLD3)       | Value retained                                  | Undefined                           |  |
| PLL flag register (PLLREG)            | (1)                                             | (2)                                 |  |
| PLL reference freq. Register (PLLREF) | req. Register (PLLREF) Value retained Undefined |                                     |  |
| Power-On:                             |                                                 |                                     |  |
| Power-on flag register (POFR)         | Value retained                                  | 1                                   |  |

## NOTES:

- 1. The value of ULFG is undefined, CEFG = current state of CE pin, and IFCFG = "0"
- 2. The value of ULFG is undefined, CEFG = current state of CE pin, and IFCFG is undefined.

## **NOTES**



KS57C3316/P3316 VO PORTS

**10** 1/0 PORTS

### **OVERVIEW**

The KS57C3316 has 14 ports. There are total of 4 input pins, 28 output pins, 16 configurable I/O pins, and 8 n-channel open-drain I/O pins, for a maximum number of 56 I/O pins.

Pin addresses for all ports except ports 7-13 are mapped in bank 15 of the RAM. Ports 7-13 pin addresses are in bank 1 of the RAM. The contents of I/O port pin latches can be read, written, or tested at the corresponding address using bit manipulation instructions.

### **Port Mode Flags**

Port mode flags (PM) are used to configure I/O ports to input or output mode by setting or clearing the corresponding I/O buffer. PM flags are stored in five 8-bit registers and are addressable by 8-bit write instructions only.

### **Output Ports 7-13**

Output ports 7-13 consists of 28 pins that can be used either for LCD segment data output or for normal output. Bit settings in the LPOT, determine the port output mode (LCD or normal output mode) for specific ports 7-13 pins.

### **Pull-Up Resistor Mode Register (PUMOD)**

The pull-up mode registers (PUMOD) is a 8-bit register used to assign internal pull-up resistors by software to specific I/O ports.

When a configurable I/O port pin is used as an output pin, its assigned pull-up resistor is automatically disabled, even though the pin's pull-up is enabled by a corresponding PUMOD bit setting.

PUMOD are addressable by 8-bit write instructions only. A system reset clears PUMOD register values to logic zero, automatically disconnecting all software-assignable port pull-up resistors.

VO PORTS KS57C3316/P3316

Table 10-1. I/O Port Overview

| Port | I/O | Pins | Pin Names                                                                                       | Address   | Function Description                                                                                                                                      |
|------|-----|------|-------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | I/O | 4    | P0.0-P0.3                                                                                       | FF0H      | <ul><li>4-bit I/O port.</li><li>1-bit and 4-bit read/write and test are possible.</li><li>4-bit pull-up resistors can be configured by program.</li></ul> |
| 1    | 1   | 4    | P1.0-P1.3                                                                                       | FFFH      | <ul><li>4-bit input port.</li><li>1-bit and 4-bit read/test are possible.</li><li>4-bit pull-up resistors can be configured by program.</li></ul>         |
| 2-6  | I/O | 20   | P2.0-P2.3<br>P3.0-P3.3<br>P4.0-P4.3<br>P5.0-P5.3<br>P6.0-P6.3                                   | FF2H-FF6H | Same as P0 Port 2, 3 and port 4, 5 can be paired to support 8-bit data transfer.                                                                          |
| 7-13 | 0   | 28   | P7.0-P7.3<br>P8.0-P8.3<br>P9.0-P9.3<br>P10.0-P10.3<br>P11.0-P11.3<br>P12.0-P12.3<br>P13.0-P13.3 | FF7H-FFDH | 1-bit or 4-bit output port. N-Channel open-drain output. LCD segment output port.                                                                         |

Table 10-2. Port Pin Status During Instruction Execution

| Instruction Type                                        | Example                 |                                 | Example Input Mode Status                     |                                             | Input Mode Status | Output Mode Status |
|---------------------------------------------------------|-------------------------|---------------------------------|-----------------------------------------------|---------------------------------------------|-------------------|--------------------|
| 1-bit test<br>1-bit input<br>4-bit input<br>8-bit input | BTST<br>LDB<br>LD<br>LD | P1.1<br>C,P1.3<br>A,P1<br>EA,P4 | Input or test data at each pin                | Input or test data at output latch          |                   |                    |
| 1-bit output                                            | BITR                    | P2.3                            | Output latch contents undefined               | Output pin status is modified               |                   |                    |
| 4-bit output<br>8-bit output                            | LD<br>LD                | P2,A<br>P4,EA                   | Transfer accumulator data to the output latch | Transfer accumulator data to the output pin |                   |                    |

KS57C3316/P3316 VO PORTS

### PORT MODE FLAGS (PM FLAGS)

Port mode flags (PM) are used to configure I/O ports to input or output mode by setting or clearing the corresponding I/O buffer.

For convenient program reference, PM flags are organized into four groups — PMG0, PMG1, PMG2, and PMG3 as shown in Table 10-3. They are addressable by 8-bit write instructions only.

When a PM flag is "0", the port is set to input mode; when it is "1", the port is enabled for output. A system reset clears all port mode flags to logical zero, automatically configuring the corresponding I/O ports to input mode.

**PM Group ID Address** Bit 3/7 Bit 2/6 Bit 1/5 Bit 0/4 PMG0 FE6H PM0.3 PM0.2 PM0.1 PM0.0 "0" "0" "0" "0" FE7H PM2.1 PMG1 FE8H PM2.2 PM2.0 PM2.3 FE9H PM3.3 PM3.2 PM3.1 PM3.0 PMG2 **FEAH** PM4.3 PM4.2 PM4.1 PM4.0 PM5.1 **FEBH** PM5.3 PM5.2 PM5.0 **FECH** PMG3 PM6.3 PM6.2 PM6.1 PM6.0 "0" **FEDH** "0" "0" "0"

Table 10-3. Port Mode Group Flags

**NOTE:** If a PMGn bit = "0", the corresponding I/O pin is set to input mode. If the PMGn = "1", the pin is set to output mode. All flags are cleared to "0" following a system reset.

## PROGRAMMING TIP — Configuring I/O Ports to Input or Output

Configure port 0 as an output port:

BITS EMB
SMB 15
LD EA,#0FH
LD PMG0,EA

; P0 ← Output

VO PORTS KS57C3316/P3316

## PULL-UP RESISTOR MODE REGISTER (PUMOD)

The pull-up resistor mode register (PUMOD) is used to assign internal pull-up resistors by software to specific ports. When a configurable I/O port pin is used as an output pin, its assigned pull-up resistor is automatically disabled, even though the pin's pull-up is enabled by a corresponding PUMOD bit setting.

PUMOD is addressable by 8-bit write instructions only. A system reset clears PUMOD register values to logic zero, automatically disconnecting all software-assignable port pull-up resistors.

Table 10-4. Pull-Up Resistor Mode Register (PUMOD) Organization

| PUMOD ID | Address | Bit 3/7 | Bit 2/6 | Bit 1/5   | Bit 0/4 |
|----------|---------|---------|---------|-----------|---------|
| PUMOD    | FDCH    | PUR3    | PUR2    | PUR1 PUR0 |         |
|          | FDDH    | "0"     | PUR6    | PUR5      | PUR4    |

**NOTE:** When a PURn bit = "1", a pull-up resistor is assigned to the corresponding I/O port: PUR3 is for port 3, PUR2 for port 2, and so on.

## PROGRAMMING TIP — Enabling and Disabling I/O Port Pull-Up Resistors

P6 is enabled to have pull-up resistors.

BITS EMB
SMB 15
LD EA,#40H
LD PUMOD.EA

PUMOD,EA ; Enable P6 to have pull-up resistors

KS57C3316/P3316 VO PORTS

## **ADC AND PORT CONTROL REGISTER (APCON)**

**FAEH** 

| APCON.3 | APCON.2 | APCON.1  | APCON.0 |                                                                                                                                                                                                                     |
|---------|---------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 0       | 0        | 0       | Set P5 to connect the normal input                                                                                                                                                                                  |
|         | Other s | settings |         | Each bit corresponds with P5.0, P5.1, P5.2, and P5.3 respectively. If the specific bits are set to logic "1", the corresponding pins are disconnected from the normal port and automatically the pull-up registers. |

## N-CHANNEL OPEN-DRAIN MODE REGISTER (PNE)

The N-channel, open-drain mode register, PNE, is used to configure port 7 to 13 to N-channel open-drain modes or push-pull modes.

When a bit in the PNE register is set to "1", the corresponding output pin is configured to N-channel open-drain; when set to "0", the output pin is configured to push-pull mode.

The PNE register consists of an 8-bit register, as shown below, PNE can be addressed by 8-bit write instructions only.

Table 10-5. N-Channel Open Drain Mode Register (PNE) Setting

| ID  | Address | Bit 3/7 | Bit 2/6 | Bit 1/5 | Bit 0/4 |
|-----|---------|---------|---------|---------|---------|
| PNE | FD6H    | PNE10   | PNE9    | PNE8    | PNE7    |
|     | FD7H    | "0"     | PNE13   | PNE12   | PNE11   |

VO PORTS KS57C3316/P3316

### **PIN ADDRESSING FOR OUTPUT PORT 7-13**

The buffer addresses for the port 7-13 pins are located in both bank1 and bank15. To output the port 7-13 in bank15, use the setting SMB = 15. Otherwise, to output SEG0-27 in bank1, use the setting EMB = 1 and SMB = 1. The LCD port control register, LPOT, is used to control whether the pin outputs are the SEG0-27 or the port 7-13 data.

Table 10-6. LPOT Setting for Port 7-13 Output Control

| LPOT.2 | LPOT.1 | LPOT.0 | Effect of LPOT Settings                                                         |  |
|--------|--------|--------|---------------------------------------------------------------------------------|--|
| 0      | 0      | 0      | Select to use P7-P13 pins as SEG0-SEG27                                         |  |
| 0      | 0      | 1      | Select to use P8-P13 pins as SEG4-SEG27 and P7 pin as normal output port        |  |
| 0      | 1      | 0      | Select to use P9-P13 pins as SEG8-SEG27 and P7-P8 pins as normal output port    |  |
| 0      | 1      | 1      | Select to use P10-P13 pins as SEG12-SEG27 and P7-P9 pins as normal output port  |  |
| 1      | 0      | 0      | Select to use P11-P13 pins as SEG16-SEG27 and P7-P10 pins as normal output port |  |
| 1      | 0      | 1      | Select to use P12-P13 pins as SEG20-SEG27 and P7-P11 pins as normal output port |  |
| 1      | 1      | 0      | Select to use P13 pin as SEG24-SEG27 and P7-P12 pins as normal output port      |  |
| 1      | 1      | 1      | Select to use P7-P13 pins as normal output port                                 |  |

Locations that are unused for LCD or port I/O can be used as normal data memory. After a system reset, the values connected in the port 7-13 data are left undetermined.

## **PORT 0 CIRCUIT DIAGRAM**



Figure 10-1. Port 0 Circuit Diagram



VO PORTS KS57C3316/P3316

## **PORT 1 CIRCUIT DIAGRAM**



Figure 10-2. Port 1 Circuit Diagram

KS57C3316/P3316 VO PORTS

## **PORTS 2, 3 CIRCUIT DIAGRAM**



Figure 10-3. Ports 2, 3 Circuit Diagram



VO PORTS KS57C3316/P3316

## **PORT 4 CIRCUIT DIAGRAM**



Figure 10-4. Port 4 Circuit Diagram



## **PORT 5 CIRCUIT DIAGRAM**



Figure 10-5. Port 5 Circuit Diagram



VO PORTS KS57C3316/P3316

## **PORT 6 CIRCUIT DIAGRAM**



Figure 10-6. Port 6 Circuit Diagram

11

# **TIMERS and TIMER/COUNTER**

### **OVERVIEW**

The KS57C3316 microcontroller has three timer modules:

- 8-bit basic timer (BT)
- 8-bit timer/counter (TC0)
- Watch timer (WT)

The 8-bit basic timer (BT) is the microcontroller's main interval timer. It generates an interrupt request at a fixed time interval when the appropriate modification is made to its mode register. The basic timer also functions as 'watchdog' timer and is used to determine clock oscillation stabilization time when stop mode is released by an interrupt and after a chip reset.

The 8-bit timer/counter (TC0) is programmable timer that is used primarily for clock frequency modification.

The watch timer (WT) module consists of an 8-bit watch timer mode register, a clock selector, and a frequency divider circuit. Watch timer functions include real-time and watch-time measurement, main and subsystem clock interval timing, buzzer output generation. It also generates a clock signal for the LCD controller.

### **BASIC TIMER (BT)**

#### **OVERVIEW**

The 8-bit basic timer (BT) has five functional components:

- Clock selector logic
- 4-bit mode register (BMOD)
- 8-bit counter register (BCNT)
- Output enable flag (BOE)
- 8-bit watchdog timer mode register (WDMOD)
- Watchdog timer counter clear flag (WDTCF)

The basic timer generates interrupt requests at precise intervals, based on the frequency of the system clock. Basic timer's counter register, BCNT, outputs timer pulses to the watchdog timer's counter register, WDTCNT when an overflow occurs in BCNT. You can use the basic timer as a "watchdog" timer for monitoring system events or use BT output to stabilize clock oscillation when stop mode is released by an interrupt and following chip reset. Bit settings in the basic timer mode register BMOD turns the BT on and off, selects the input clock frequency, and controls interrupt or stabilization intervals.

#### **Interval Timer Function**

The measurement of elapsed time intervals is the basic timer's primary function. The standard interval is 256 BT clock pulses.

To restart the basic timer, set bit 3 of the mode register BMOD to logic one. The input clock frequency and the interrupt and stabilization interval are selected by loading the appropriate bit values to BMOD.2-BMOD.0.

The 8-bit counter register, BCNT, is incremented each time a clock signal is detected that corresponds to the frequency selected by BMOD. BCNT continues incrementing as it counts BT clocks until an overflow occurs. An overflow causes the BT interrupt request flag (IRQB) to be set to logic one to signal that the designated time interval has elapsed. An interrupt request is then generated, BCNT is cleared to logic zero, and counting continues from 00H.

### **Oscillation Stabilization Interval Control**

Bits 2–0 of the BMOD register are used to select the input clock frequency for the basic timer. This setting also determines the time interval (also referred to as 'wait time') required to stabilize clock signal oscillation when power-down mode is released by an interrupt. When a chip reset is generated, the standard stabilization interval for system clock oscillation is 29.1 ms at 4.5 MHz.

### **Watchdog Timer Function**

The basic timer can also be used as a "watchdog" timer to detect an inadvertent program loop, that is, system or program operation error. For this purpose, instruction that clears the watchdog timer (BITS WDTCF) within a given period should be executed at proper points in a program. If an instruction that clears the watchdog timer is not done within the period and the watchdog timer overflows, a reset signal is generated and system is restarted with reset status. An operation of watchdog timer is as follows:

- Write some value (except #5AH) to Watchdog Timer Mode register, WDMOD.
- Each time BCNT overflows, an overflow signal is sent to the watchdog timer counter, WDCNT.
- If WDTCNT overflows, system reset will be generated.



| Register<br>Name | Туре    | Description                                                                                                                                          | Size  | RAM<br>Address | Addressing<br>Mode                                         | Reset<br>Value |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|------------------------------------------------------------|----------------|
| BMOD             | Control | Controls the clock frequency (mode) of<br>the basic timer; also, the oscillation<br>stabilization interval after power-down<br>mode release or RESET | 4-bit | F85H           | 4-bit write-only;<br>BMOD.3 is<br>possible 1-bit<br>write. | "0"            |
| BCNT             | Counter | Counts clock pulses matching the BMOD frequency setting                                                                                              | 8-bit | F86H-F87H      | 8-bit read-only                                            | "u"<br>(note)  |
| BOE              | Control | Control output of basic timer output latch to the BTCO pin                                                                                           | 1-bit | F92H.1         | 1-bit read/write                                           | "0"            |
| WDMOD            | Control | Controls watchdog timer operation.                                                                                                                   | 8-bit | F98H-F99H      | 8-bit write-only                                           | A5H            |
| WDTCF            | Control | Clear the watchdog timer's counter.                                                                                                                  | 1-bit | F9AH.3         | 1-bit write-only                                           | "0"            |

**Table 11-1. Basic Timer Register Overview** 

NOTE: "u" means that the value is undetermined after a chip reset.



Figure 11-1. Basic Timer Circuit Diagram



### **BASIC TIMER MODE REGISTER (BMOD)**

The basic timer mode register, BMOD, is a 4-bit write-only register. Bit 3, the basic timer start control bit, is also 1-bit addressable. All BMOD values are set to logic zero following a chip reset and interrupt request signal generation is set to the longest interval. (BT counter operation cannot be stopped.) BMOD settings have the following effects:

- Restart the basic timer;
- Control the frequency of clock signal input to the basic timer;
- Determine time interval required for clock oscillation to stabilize following the release of stop mode by an interrupt.

By loading different values into the BMOD register, you can dynamically modify the basic timer clock frequency during program execution. Four BT frequencies, ranging from fxx/2<sup>12</sup> to fxx/2<sup>5</sup>, are selectable. Since BMOD's reset value is logic zero, the default clock frequency setting is fxx/2<sup>12</sup>.

The most significant bit of the BMOD register, BMOD.3, is used to restart the basic timer. When BMOD.3 is set to logic one (enabled) by a 1-bit write instruction, the contents of the BT counter register (BCNT) and the BT interrupt request flag (IRQB) are both cleared to logic zero, and timer operation is restarted.

The combination of bit settings in the remaining three registers — BMOD.2 and BMOD.1 — determines the clock input frequency and oscillation stabilization interval.

Table 11-2. Basic Timer Mode Register (BMOD) Organization

| BMOD.3 |
|--------|
| BMOD.0 |

| Restart basic timer; clear IRQB, BCNT, and BMOD.3 to "0" |
|----------------------------------------------------------|
| Always zero                                              |

| BMOD.2 | BMOD.1 |
|--------|--------|
| 0      | 0      |
| 0      | 1      |
| 1      | 0      |
| 1      | 1      |

| Basic Timer Input Clock         | Interval Time                  |
|---------------------------------|--------------------------------|
| fxx/2 <sup>12</sup> (1.098 kHz) | 2 <sup>20</sup> /fxx (233 ms)  |
| fxx/2 <sup>9</sup> (8.789 kHz)  | 2 <sup>17</sup> /fxx (29.1 ms) |
| fxx/2 <sup>7</sup> (35.16 kHz)  | 2 <sup>15</sup> /fxx (7.28 ms) |
| fxx/2 <sup>5</sup> (140.6 kHz)  | 2 <sup>13</sup> /fxx (1.82 ms) |

### NOTES:

- 1. Assuming that fxx is a selected system clock, 4.5 MHz.
- 2. Oscillation stabilization time is the time required to stabilize clock signal oscillation after a chip reset or stop mode are released.
- 3. The standard stabilization time for main clock oscillation following a RESET signal is 29.1 ms at 4.5 MHz.

### **BASIC TIMER COUNTER (BCNT)**

BCNT is an 8-bit counter for the basic timer. It can be addressed by 8-bit read instructions.

A chip reset leaves the BCNT counter value undetermined. BCNT is automatically cleared to logic zero whenever the BMOD register control bit (BMOD.3) is set to "1" to restart the basic timer. It is incremented each time a clock pulse of the frequency determined by the current BMOD bit settings is detected.

When BCNT has incremented to hexadecimal '0FFH' (255 clock pulses), it is cleared to '00H' and an overflow is generated. The overflow causes the interrupt request flag, IRQB, to be set to logic one. When the interrupt request is generated, BCNT immediately resumes counting with incoming clock signal.

#### **NOTE**

Always execute a BCNT read operation twice to eliminate the possibility of reading unstable data while the counter is incrementing. If, after two consecutive reads, the BCNT values match, you can select the latter value as valid data. Until the results of the consecutive reads match, however, the read operation must be repeated until the validation condition is met.

### **TIMER OUTPUT ENABLE REGISTER (TOE)**

F92H

| "0" | TOE0 | BOE | "0" |
|-----|------|-----|-----|
|     |      |     | •   |

| 0 | TOE0 | BOE | 0 | Effect of IMOD2 Settings            |  |
|---|------|-----|---|-------------------------------------|--|
|   | 0    |     |   | Disable timer/counter 0 output      |  |
|   | 1    |     |   | Enable timer/counter 0 output       |  |
|   |      | 0   |   | Disable basic timer overflow output |  |
|   |      | 1   |   | Enable basic timer overflow output  |  |

#### **BASIC TIMER OPERATION SEQUENCE**

The basic timer's sequence of operations may be summarized as follows:

- 1. Set counter buffer bit (BMOD.3) to logic one to restart the basic timer.
- 2. BCNT is then incremented by one per each clock pulse corresponding to BMOD selection.
- 3. BCNT overflows if BCNT = 255 (BCNT = 0FFH).
- 4. When an overflow occurs, the IRQB flag is set by hardware to logic one.
- 5. The interrupt request is generated.
- 6. BCNT is then cleared by hardware to logic zero.
- 7. Basic timer resumes counting clock pulses.

## PROGRAMMING TIP — Using the Basic Timer

1. To read the basic timer count register (BCNT):

|              | BITS | EMB     |
|--------------|------|---------|
|              | SMB  | 15      |
| <b>BCNTR</b> | LD   | EA,BCNT |
|              | LD   | YZ,EA   |
|              | LD   | EA,BCNT |
|              | CPSE | EA,YZ   |
|              | JR   | BCNTR   |

2. When stop mode is released by an interrupt, set the oscillation stabilization interval to 29.1 ms:

BITS EMB SMB 15 LD A,#0AH LD BMOD,A

LD BMOD,A ; Wait time is 29.1 ms NOP

Stop

Instruction

STOP NOP NOP

NOP

Normal
Operating Mode Stop Mode Idle Mode Operating Mode

(29.1 ms)

Stop Mode is Released by

Interrupt

; Set stop power-down mode

3. To set the basic timer interrupt interval time to 1.82 ms (at 4.5 MHz):

BITS EMB
SMB 15
LD A,#0EH
LD BMOD,A
EI

BITS IEB ; Basic timer interrupt enable flag is set to "1"

4. Clear BCNT and the IRQB flag and restart the basic timer:

BITS EMB SMB 15 BITS BMOD.3



### WATCHDOG TIMER MODE REGISTER (WDMOD)

The watchdog timer mode register, WDMOD, is a 8-bit write-only register located at RAM address F98H-F99H. WDMOD register controls to enable or disable the watchdog function. WDMOD values are set to logic "A5H" following a chip reset and this value enables the watchdog timer, and watchdog timer is set to the longest interval because BT overflow signal is generated with the longest interval.

| WDMOD           | Watchdog Timer Enable/Disable Control |
|-----------------|---------------------------------------|
| 5AH             | Disable watchdog timer function       |
| Any other value | Enable watchdog timer function        |

### **WATCHDOG TIMER COUNTER (WDCNT)**

The watchdog timer counter, WDCNT, is a 3-bit counter. WDCNT is automatically cleared to logic zero, and restarts whenever the WDTCF register control bit is set to "1". RESET, stop, and wait signal clears the WDCNT to logic zero also.

WDCNT increments each time a clock pulse of the overflow frequency determined by the current BMOD bit setting is generated. When WDCNT has incremented to hexadecimal '07H', it is cleared to '00H' and an overflow is generated. The overflow causes the system reset. When the interrupt request is generated, BCNT immediately resumes counting incoming clock signals.

### WATCHDOG TIMER COUNTER CLEAR FLAG (WDTCF)

The watchdog timer counter clear flag, WDTCF, is a 1-bit write instruction. When WDTCF is set to one, it clears the WDCNT to zero and restarts the WDCNT. WDTCF register bits 2-0 are always logic zero.

| BMOD  | BT Input Clock<br>(frequency) | WDCNT Input Clock<br>(frequency) | WDT Interval Time                     | Main Clock    | Sub Clock   |
|-------|-------------------------------|----------------------------------|---------------------------------------|---------------|-------------|
| x000b | fxx/2 <sup>12</sup>           | $fxx/(2^{12} \times 2^8)$        | $2^{12}\times2^8\times2^3\text{/fxx}$ | 1.63-1.86 sec | 224-256 sec |
| x010b | fxx/2 <sup>9</sup>            | $fxx/(2^9 \times 2^8)$           | $2^9 \times 2^8 \times 2^3 / fxx$     | 203.9-233 ms  | 28-32 sec   |
| x100b | fxx/2 <sup>7</sup>            | $fxx/(2^7 \times 2^8)$           | $2^7 \times 2^8 \times 2^3 / fxx$     | 51.0-58.3 ms  | 7-8 sec     |
| x110b | fxx/2 <sup>5</sup>            | $fxx/(2^5 \times 2^8)$           | $2^5 \times 2^8 \times 2^3 / fxx$     | 12.8-14.6 ms  | 1.75-2 sec  |

Table 11-3. Watchdog Timer Interval Time

#### NOTES:

- 1. Assuming that fxx is main system clock, 4.5 MHz or subsystem clock, 32.768 KHz.
- 2. If the WDMOD changes such as disable and enable, you must set WDTCF flag to "1" for starting WDCNT from zero state.

# ${}^{\scriptsize{\textcircled{\tiny{\$}}}}$ PROGRAMMING TIP — Using the Watchdog Timer

| RESET | DI<br>BITS<br>SMB<br>LD<br>LD | EMB<br>15<br>EA,#00H<br>SP,EA |   |                                                             |
|-------|-------------------------------|-------------------------------|---|-------------------------------------------------------------|
|       |                               | •                             |   |                                                             |
|       | LD<br>LD                      | A,#0CH<br>BMOD,A              | ; | WDCNT input clock is 7.28 ms                                |
|       |                               | •                             |   |                                                             |
|       |                               | •                             |   |                                                             |
| MAIN  | BITS                          | WDTCF                         | ; | Main routine operation period must be shorter than watchdog |
|       |                               | •                             | ; | timer's period                                              |
|       |                               | •                             |   | -                                                           |
|       | JP                            | •<br>MAIN                     |   |                                                             |
|       | OI .                          | IVI/AII V                     |   |                                                             |

## 8-BIT TIMER/COUNTER (TC0)

### **OVERVIEW**

Timer/counter (TC0) is used to count system 'events' by identifying the transition (high-to-low or low-to-high) of incoming square wave signals. To indicate that an event has occurred, or that a specified time interval has elapsed, TC0 generates an interrupt request. By counting signal transitions and comparing the current counter value with the reference register value, TC0 can be used to measure specific time intervals.

TC0 has a reloadable counter that consists of two parts: an 8-bit reference register (TREF0) into which you write the counter reference value, and an 8-bit counter register (TCNT0) whose value is automatically incremented by counter logic.

An 8-bit mode register, TMOD0, is used to activate the timer/counter and to select the basic clock frequency to be used for timer/counter operations. To dynamically modify the basic frequency, you can load new values into the TMOD0 register during program execution.

### **TC0 FUNCTION SUMMARY**

| 8-bit programmable timer   | Generates interrupts at specific time intervals based on the selected clock frequency.                                                                                                                |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External event counter     | Counter various system events based on edge detection of external clock signal at the TC0 input pin, TCL0. To start the event counting operation, TMOD0.2 is set to "1" and TMOD0.6 is cleared to "0" |
| Arbitrary frequency output | Output selectable clock frequencies to the TC0 output pin, TCLO0.                                                                                                                                     |
| External signal divider    | Divides the frequency of an incoming external clock signal according to a modifiable reference value (TREF0), and outputs the modified frequency to the TCLO0 pin.                                    |
| Serial I/O clock source    | Output a modifiable clock signal for use as the SCK clock source.                                                                                                                                     |



### **TC0 COMPONENT SUMMARY**

Mode register (TMOD0) Activates the timer/counter and selects the internal clock frequency or the

external clock source at the TCL0 pin.

Reference register (TREF0) Stores the reference value for the desired number of clock pulses between

interrupt requests.

Counter register (TCNT0) Counts internal or external clock pulses based on the bit settings in TMOD0 and

TREF0.

Clock selector circuit Together with the mode register (TMOD0), lets you select one of four internal

clock frequencies or an external clock.

8-bit comparator Determines when to generate an interrupt by comparing the current value of the

counter register (TCNT0) with the reference value previously programmed into the

reference register (TREF0).

Output latch (TCL0) Where a clock pulse is stored pending output to the serial I/O circuit or to the

TCL0 output pin, TCLO0.

When the contents of the TCNT0 and TREF0 registers coincide, the

timer/counter interrupt request flag (IRQT0) is set to "1", the status of TCL0 is

inverted, and an interrupt is generated.

Output enable flag (TOE0) Must be set to "1" before the contents of the TOL0 latch can be output to TCLO0.

Interrupt request flag (IRQT0) Cleared when TC0 operation starts and the TC0 interrupt service routine is

executed and enable whenever the counter value and reference value coincide.

Interrupt enable flag (IET0) Must be set to "1" before the interrupt requests generated by timer/counter 0 can

be processed.



| Table 11-4. TC0 Register Over | rview |
|-------------------------------|-------|
|-------------------------------|-------|

| Register<br>Name | Туре      | Description                                                                                                            | Size  | RAM<br>Address | Addressing<br>Mode                                           | Reset<br>Value |
|------------------|-----------|------------------------------------------------------------------------------------------------------------------------|-------|----------------|--------------------------------------------------------------|----------------|
| TMOD0            | Control   | Controls TC0 enable/disable (bit 2); clears and resumes counting operation (bit 3); selects clock frequency (bits 6–4) | 8-bit | F90H-F91H      | 8-bit write-only;<br>(TMOD0.3 is<br>also 1-bit<br>writeable) | "0"            |
| TCNT0            | Counter   | Counts clock pulses matching the TMOD0 frequency setting                                                               | 8-bit | F94H-F95H      | 8-bit read-only                                              | "0"            |
| TREF0            | Reference | Stores reference value for the timer/counter 0 interval setting                                                        | 8-bit | F96H-F97H      | 8-bit write-only                                             | FFH            |
| TOE0             | Flag      | Controls timer/counter 0 output to the TCLO0 pin                                                                       | 1-bit | F92H.2         | 1-bit write-only                                             | "0"            |



Figure 11-2. TC0 Circuit Diagram



### TC0 PROGRAMMABLE TIMER/COUNTER FUNCTION

You can program timer/counter 0 to generate interrupt requests at various interval based on the selected system clock frequency. Its 8-bit TC0 mode register TMOD0 is used to activate the timer/counter and to select the clock frequency.

The reference register TREF0 stores the value for the number of clock pulses to be generated between interrupt requests. The counter register, TCNT0, counts the incoming clock pulses, which are compared to the TREF0 value as TCNT0 is incremented. When there is a match (TREF0 = TCNT0), an interrupt request is generated.

To program timer to generate interrupt requests at specific intervals, choose one of four internal clock frequencies (divisions of the system clock, fxx) and load a counter reference value into the TREF0 register. TCNT0 is incremented each time an internal counter pulse is detected with the reference clock frequency specified by TMOD0.4-TMOD0.5 settings.

To generate an interrupt request, the TC0 interrupt request flag (IRQT0) is set to "1", the status of TOL0is inverted and the interrupt is generated. The content of TCNT0 is then cleared to 00H and TC0 continues counting. The interrupt request mechanism for TC0 includes an interrupt enable flag (IET0) and an interrupt request flag (IRQT0).

#### **TC0 OPERATION SEQUENCE**

The general sequence of operations for using TC0 can be summarized as follows:

- 1. Set TMOD0.2 to "1" to enable TC0.
- 2. Set TMOD0.6 to "0" to enable the system clock (fxx) input.
- Set TMOD0.5 and TMOD0.4 bits to desired internal frequency (fxx/2<sup>n</sup>).
- 4. Load a value to TREF0 to specify the interval between interrupt requests.
- 5. Set the TC0 interrupt enable flag (IET0) to "1".
- 6. Set TMOD0.3 bit to "1" to clear TCNT0, IRQT0 and TOL0, and start counting.
- 7. TCNT0 increments with each internal clock pulse.
- 8. When the comparator shows TCNT0 = TREF0, the IRQT0 flag is set to "1".
- 9. Output latch (TOL0) logic toggles high or low.
- 10. Interrupt request is generated.
- 11. TCNT0 is cleared to 00H and counting resumes.
- 12. Programmable timer/counter operation continues until TMOD0.2 is cleared to "0".



### **TC0 EVENT COUNTER FUNCTION**

Timer/counter 0 can monitor or detect system 'events' by using the external clock input at the TCL0 pin (I/O port 0.2) as the counter source. The TC0 mode register selects rising or falling edge detection for incoming clock signals. The counter register TCNT0 is incremented each time the selected states transition of the external clock signal occurs.

With the exception of the different TMOD0.4-TMOD0.6 settings, the operation sequence for TC0's event counter function is identical to its programmable timer/counter function. To activate the TC0 event counter function,

- Set TMOD0.2 to "1" to enable TC0;
- Clear TMOD0.6 to "0" to select the external clock source at the TCL0 pin;
- Select TCL0 edge detection for rising or falling signal edges by loading the appropriate values to TMOD0.5 and TMOD0.4.
- P0.2 must be set to input mode.

Table 11-5. TMOD0 Setting for TCL0 Edge Detection

| TMOD0.6 | TMOD0.5 | TMOD0.4 | TCL0 Edge Detection |
|---------|---------|---------|---------------------|
| 0       | 0       | 0       | Rising edges        |
| 0       | 0       | 1       | Falling edges       |

### TC0 CLOCK FREQUENCY OUTPUT

Using timer/counter 0, you can output a modifiable clock frequency to the TC0 clock output pin, TCLO0. To select the clock frequency, you load the appropriate value to the TC0 mode register, TMOD0. The clock interval is selected by loading the desired reference value into the reference register TREF0. To enable the output to the TCLO0 pin at I/O port 0.1, the following conditions must be met;

- TC0 output enable flag TOE0 must be set to "2"
- I/O mode flag for P0.1 (PM0.1) must be set to output mode ("1")
- Output latch value for P0.1 must be cleared to "0"

Each time TCNT0 overflow and an interrupt request is generated, the state of the output latch TOL0 is inverted and the TC0-generated clock signal is output to the TCL00 pin.

## PROGRAMMING TIP — TC0 Signal Output to the TCLO0 Pin

Output a 30-ms pulse width signal to the TCLO0 pin:

| BITS | EMB      |
|------|----------|
| SMB  | 15       |
| LD   | EA,#79H  |
| LD   | TREF0,EA |
| LD   | EA,#4CH  |
| LD   | TMOD0,EA |
| LD   | EA,#01H  |
| LD   | PMG0,EA  |

LD PMG0,EA ;  $P0.1 \leftarrow output mode$ 

BITR P0.1 ; Clear P0.1

BITS TOE0



### **TC0 SERIAL I/O CLOCK GENERATION**

Timer/counter 0 can supply a clock signal to the clock selector circuit of the serial I/O interface for data shifter and clock counter operations (These internal SIO operations are controlled in turn by the SIO mode register, SMOD). This clock generation function enables you to adjust data transmission rates across the serial interface.

Use TMOD0 and TREF0 register setting to select the frequency and interval of the TC0 clock signal to be used as SCK input to the serial interface. The generated clock signal is then sent directly to the serial I/O clock selector circuit – not through the port 0.1 latch and TCLO0 pin (the TOE0 flag may be disabled).

### TC0 EXTERNAL INPUT SIGNAL DIVIDER

By selection an external clock source and loading a reference value into the TC0 reference register, TREF0, you can divide the incoming clock signal by the TREF0 value and then output this modified clock frequency to the TCLO0 pin. The sequence of operations used to divide external clock input can be summarized as follows:

- 1. Load a signal divider value to the TREF0 register.
- 2. Clear TMOD0.6 to "0" to enable external clock input at the TCL0 pin.
- 3. Set TMOD0.5 and TMOD0.4 to desired TCL0 signal edge detection.
- 4. Set port 0.1 output mode flag (PM0.1) to output ("1")
- 5. Set P0.1 output latch to "0"
- 6. Set TOE0 flag to "1" to enable output of the divided frequency to the TCLO0 pin.

## PROGRAMMING TIP — External TCL0 Clock Output to the TCL00 Pin

Output external TCL0 clock pulse to the TCLO0 pin (divided by four):



| כוום | LIVID    |
|------|----------|
| SMB  | 15       |
| LD   | EA,#79H  |
| LD   | TREF0,EA |
| LD   | EA,#0CH  |
| LD   | TMOD0,EA |
| LD   | EA,#02H  |
| LD   | PMG0,EA  |
|      |          |

;  $P 0.1 \leftarrow output mode$ 

BITR P0.1 ; P 0.1 clear

BITS TOE0



11-15

### TC0 MODE REGISTER (TMOD0)

TMOD0 is the 8-bit mode control register for timer/counter 0. It is addressable by 8-bit write instructions. One bit, TMOD0.3, is also 1-bit writeable. A system reset clears TMOD0 to '00H' and disables TC0 operations.

| F90H | TMOD0.3 | TMOD0.2 | "0"     | "0"     |
|------|---------|---------|---------|---------|
| F91H | "0"     | TMOD0.6 | TMOD0.5 | TMOD0.4 |

TMOD0.2 is the enable/disable bit for timer/counter 0. When TMOD0.3 is set to "1", the contents of TCNT0, IRQT0, and TOL0 are cleared, counting starts from '00H', and TMOD0.3 is automatically reset to "0" for normal TC0 operation. When TC0 operation stops (TMOD0.2 = "0"), the contents of the TC0 counter register TCNT0 are retained until TC0 is re-enabled.

The TMOD0.6, TMOD0.5 and TMOD0.4 bit settings are used together to select the TC0 clock source. This selection involves two variables:

- Synchronization of timer/counter operation with either the rising edge or the falling edge of the clock signal input at the TCL0 pin.
- Choosing of one of four frequencies, based on division of the incoming system clock frequency, for use in internal TC0 operation.

Table 11-6. Timer 0 Mode Register Organization

| Bit Name | Setting | Resulting TC0 Function                                                                                                         | Address |  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------|---------|--|
| TMOD0.7  | 0       | Always logic zero                                                                                                              |         |  |
| TMOD0.6  |         |                                                                                                                                | F91H    |  |
| TMOD0.5  | 0, 1    | Specify input clock edge and internal frequency                                                                                |         |  |
| TMOD0.4  |         |                                                                                                                                |         |  |
| TMOD0.3  | 1       | Clear TCNT0, IRQT0 and TOL0 and resume counting immediately (This bit is automatically cleared to "0" after counting resumes.) |         |  |
| TMOD0.2  | 0       | Disable timer/counter 0; retain TCNT0 contents F90H                                                                            |         |  |
|          | 1       | Enable timer/counter 0                                                                                                         |         |  |
| TMOD0.1  | 0       | Always "0"                                                                                                                     | ,,      |  |
| TMOD0.0  | 0       | Always "0"                                                                                                                     |         |  |

Table 11-7. TMOD0.6,TMOD0.5 and TMOD0.4 Bit Settings

| TMOD0.6 | TMOD0.5 | TMOD0.4 | Resulting Counter Source and Clock Frequency |
|---------|---------|---------|----------------------------------------------|
| 0       | 0       | 0       | External Clock input (TCL0) on rising edges  |
| 0       | 0       | 1       | External Clock input (TCL0) on falling edges |
| 1       | 0       | 0       | fxx/2 <sup>10</sup> (4.39 kHz)               |
| 1       | 0       | 1       | fxx /2 <sup>6</sup> (70.3 kHz)               |
| 1       | 1       | 0       | fxx/2 <sup>4</sup> (281 kHz)                 |
| 1       | 1       | 1       | fxx = 4.5 MHz                                |

**NOTE:** fxx = selected system clock of 4.5 MHz.

# PROGRAMMING TIP — Restarting TC0 Counting Operation

1. Set TC0 timer interval to 4.39 kHz:

BITS EMB SMB 15

LD EA,#4CH LD TMOD0,EA

ΕI

BITS IET0

2. Clear TCNT0, IRQT0 and TOL0 and restart TC0 counting operation:

BITS EMB SMB 15

BITS TMOD0.3

### **TC0 COUNTER REGISTER (TCNT0)**

The 8-bit counter register for timer/counter 0, TCNT0, is read-only and can be addressed by 8-bit RAM control instructions. A system reset sets TCNT0 to '00H'.

Whenever TMOD0.3 is enabled, TCNT0 is cleared to '00H' and counting resumes. The TCNT0 register value is incremented each time an incoming clock signal is detected that matches the signal edge and frequency setting of the TMOD0 register (specifically, TMOD0.6, TMOD0.5, and TMOD0.4).

Each time TCNT0 is incremented, the new value is compared to the reference value stored in the TC0 reference buffer, TREF0. When TCNT0 = TREF0, an overflow occurs in the TCNT0 register, the interrupt request flag, IRQT0, is set to "1", and an interrupt request is generated to indicate that the programmed timer/counter interval has elapsed.



Figure 11-3. TC0 Timing Diagram

### **TC0 REFERENCE REGISTER (TREF0)**

The TC0 reference register TREF0 is an 8-bit write-only register. It is addressable by 8-bit RAM control instructions. A system reset initializes the TREF0 value to 'FFH'.

TREF0 is used to store a reference value to be compared to the incrementing TCNT0 register in order to identify an elapsed time interval. Reference values will differ depending upon the specific function that TC0 is being used to perform — as a programmable timer/counter, event counter, clock signal divider, or arbitrary frequency output source.

During timer/counter operation, the value loaded into the reference register is compared to the TCNT0 value. When TCNT0 = TREF0, an interrupt request is generated to signal the interval or event. The TREF0 value, together with the TMOD0 clock frequency selection, determines the specific TC0 timer interval. Use the following formula to calculate the correct value to load to the TREF0 reference register:

TC0 timer interval = 
$$(TREF0 \text{ value} + 1) \times \frac{1}{TMOD0 \text{ frequency setting}}$$

$$(TREF0 \text{ value} \neq 0)$$

## PROGRAMMING TIP — Setting a TC0 Timer Interval

To set a 30 ms timer interval for TC0, given fxx = 4.5 MHz, follow these steps.

- 1. Select the timer mode register with a maximum setup time of 58.3 ms (assume the TC0 counter clock =  $fxx/2^{10}$ , and TREF0 is set to FFH):
- 2. Calculate the TREF0 value:

$$30 \text{ ms } = \frac{\text{TREF0 value} + 1}{4.39 \text{ kHz}}$$

TREF0 + 1 = 
$$\frac{30 \text{ ms}}{227 \text{ µs}}$$
 = 132.15 = 84H

TREF0 value = 
$$84H - 1 = 83H$$

3. Load the value 83H to the TREF0 register:

| BITS | EMB      |
|------|----------|
| SMB  | 15       |
| LD   | EA,#83H  |
| LD   | TREF0,EA |
| LD   | EA,#4CH  |
| LD   | TMOD0,EA |

### **WATCH TIMER**

### **OVERVIEW**

The watch timer is a multi-purpose timer which consists of three basic components:

- 8-bit watch timer mode register (WMOD)
- Clock selector
- Frequency divider circuit

Watch timer functions include real-time and watch-time measurement and interval timing for the main and subsystem clock. It is also used as a clock source for the LCD controller and for generating buzzer (BUZ) output.

#### **Real-Time and Watch-Time Measurement**

To start watch timer operation, set bit 2 of the watch timer mode register (WMOD.2) to logic one. The watch timer starts, the interrupt request flag IRQW is automatically set to logic one, and interrupt requests commence in 0.5-second intervals.

Since the watch timer functions as a quasi-interrupt instead of a vectored interrupt, the IRQW flag should be cleared to logic zero by program software as soon as a requested interrupt service routine has been executed.

### Using a System or Subsystem Clock Source

The watch timer can generate interrupts based on the system clock frequency or on the subsystem clock. When the zero bit of the WMOD register is set to "1", the watch timer uses the subsystem clock signal (fxt) as its source; if WMOD.0 = "0", the system clock (fxx) is used as the signal source, according to the following formula:

Watch timer clock (fw) = 
$$\frac{\text{System clock (fxx)}}{128}$$
 = 32.768 kHz (fxx = 4.19 MHz)

This feature is useful for controlling timer-related operations during stop mode. When stop mode is engaged, the main system clock (fx) is halted, but the subsystem clock continues to oscillate. By using the subsystem clock as the oscillation source during stop mode, the watch timer can set the interrupt request flag IRQW to "1", thereby releasing stop mode.

### **Clock Source Generation for LCD Controller**

The watch timer supplies the clock frequency for the LCD controller (f<sub>LCD</sub>). Therefore, if the watch timer is disabled, the LCD controller does not operate.

TIMERS and TIMER/COUNTER KS57C3316/P3316

#### **Buzzer Output Frequency Generator**

The watch timer can generate a steady 2 kHz, 4 kHz, 8 kHz, or 16 kHz signal to the BUZ pin. To select the desired BUZ frequency, load the appropriate value to the WMOD register. This output can then be used to actuate an external buzzer sound. To generate a BUZ signal, three conditions must be met:

- The WMOD.7 register bit is set to "1"
- The port 0.3 output mode flag (PM0.3) set to 'output' mode
- The output latch for I/O port 0.3 is cleared to "0"

#### **Timing Tests in High-Speed Mode**

By setting WMOD.1 to "1", the watch timer will function in high-speed mode, generating an interrupt every 3.91 ms. At its normal speed (WMOD.1 = '0'), the watch timer generates an interrupt request every 0.5 seconds. High-speed mode is useful for timing events for program debugging sequences.

#### **Check Subsystem Clock Level Feature**

The watch timer can also check the input level of the subsystem clock by testing WMOD.3. If WMOD.3 is "1", the input level at the  $XT_{IN}$  pin is high; if WMOD.3 is "0", the input level at the  $XT_{IN}$  pin is low.





Figure 11-4. Watch Timer Circuit Diagram

TIMERS and TIMER/COUNTER KS57C3316/P3316

#### **WATCH TIMER MODE REGISTER (WMOD)**

The watch timer mode register WMOD is used to select specific watch timer operations. It is 8-bit write-only addressable. An exception is WMOD bit 3 (the  $XT_{|N}$  input level control bit) which is 1-bit read-only addressable. A system reset automatically sets WMOD.3 to the current input level of the subsystem clock,  $XT_{|N}$  (high, if logic one; low, if logic zero), and all other WMOD bits to logic zero.

| F88H | WMOD.3 | WMOD.2 | WMOD.1 | WMOD.0 |
|------|--------|--------|--------|--------|
| F89H | WMOD.7 | "0"    | WMOD.5 | WMOD.4 |

In summary, WMOD settings control the following watch timer functions:

Watch timer clock selection (WMOD.0)
 Watch timer speed control (WMOD.1)
 Enable/disable watch timer (WMOD.2)
 XT<sub>IN</sub> input level test (WMOD.3)

Buzzer frequency selection (WMOD.4 and WMOD.5)

Enable/disable buzzer output (WMOD.7)

Table 11-8. Watch Timer Mode Register (WMOD) Organization

| Bit Name | Values     |   | Function                                               | Address |      |
|----------|------------|---|--------------------------------------------------------|---------|------|
| WMOD.7   | 0          |   | 0 Disable buzzer (BUZ) signal output                   |         | F89H |
|          | •          | 1 | Enable buzzer (BUZ) signal output                      |         |      |
| WMOD.6   | (          | ) | Always logic zero                                      |         |      |
| WMOD.54  | 0          | 0 | 2 kHz buzzer (BUZ) signal output                       |         |      |
|          | 0          | 1 | 4 kHz buzzer (BUZ) signal output                       |         |      |
|          | 1          | 0 | 0 8 kHz buzzer (BUZ) signal output                     |         |      |
|          | 1          | 1 | 16 kHz buzzer (BUZ) signal output                      |         |      |
| WMOD.3   | 0          |   | 0 Input level to XT <sub>IN</sub> pin is low           |         | F88H |
|          |            |   | Input level to XT <sub>IN</sub> pin is high            |         |      |
| WMOD.2   | 0          |   | Disable watch timer; clear frequency dividing circuits |         |      |
|          |            |   | Enable watch timer                                     |         |      |
| WMOD.1   | VMOD.1 0 1 |   | Normal mode; sets IRQW to 0.5 seconds                  |         |      |
|          |            |   | High-speed mode; sets IRQW to 3.91 ms                  |         |      |
| WMOD.0   | 0          |   | Select fxx/128 as the watch timer clock (fw)           |         |      |
|          |            | 1 | Select subsystem clock (fxt) as watch timer clock (fw) |         |      |

NOTE: System clock frequency (fxx) is assumed to be 4.19 MHz; subsystem clock (fxt) is assumed to be 32.768 kHz.



# PROGRAMMING TIP — Using the Watch Timer

1. Select a subsystem clock as the LCD display clock, a 0.5 second interrupt, and 2 kHz buzzer enable:

BITS EMB SMB 15 LD EA,#08H LD PMG0,EA ; P0.3  $\leftarrow$  output mode BITR P0.3

LD EA,#85H LD WMOD,EA BITS IEW

2. Sample real-time clock processing method:

CLOCK BTSTZ IRQW ; 0.5 second check

RET ; No, return

• ; Yes, 0.5 second interrupt generation

•

• ; Increment HOUR, MINUTE, SECOND



TIMERS and TIMER/COUNTER KS57C3316/P3316

# **NOTES**



# 12 LCD CONTROLLER/DRIVER

#### **OVERVIEW**

The KS57C3316 microcontroller can directly drive an up to 28 SEG x 4 COM LCD panel. Its LCD block has the following components:

- LCD controller/driver
- Display RAM for storing display data
- 28 segment output pins (SEG0-SEG27)
- 4 common output pins (COM0-COM3)
- Internal resistor circuit for LCD bias

The frame frequency, duty and bias, and the segment pins used for display output, are determined by bit settings in the LCON and LMOD.

The LCD control register, LCON, is used to turn the LCD display on and off, to switch current to the dividing resistors for the LCD display. Data written to the LCD display RAM can be transferred to the segment signal pins automatically without program control.

When a subsystem clock is selected as the LCD clock source, the LCD display is enabled even during main clock stop and idle modes if the clock source is activated.



Figure 12-1. LCD Function Diagram



### **LCD CIRCUIT DIAGRAM**



Figure 12-2. LCD Circuit Diagram



#### LCD RAM ADDRESS AREA

RAM addresses, 1E4H-1FFH, are used as LCD data memory. These locations can be addressed by 1-bit, 4-bit instructions. When the bit value of a display segment is "1", the LCD display is turned on; when the bit value is "0", the display is turned off.

Display RAM data are sent out through segment pins SEG0–SEG27 using a direct memory access (DMA) method that is synchronized with the  $f_{LCD}$  signal. RAM addresses in this location that are not used for LCD display can be allocated to general-purpose use.



Figure 12-3. LCD Display Data RAM Organization

Table 12-1. Common Signal Pins Used per Duty Cycle

| Display Mode | COM0 Pin | COM1 Pin | COM2 Pin | COM3 Pin |
|--------------|----------|----------|----------|----------|
| Static duty  | Selected | N/C      | N/C      | N/C      |
| 1/2 duty     | Selected | Selected | N/C      | N/C      |
| 1/3 duty     | Selected | Selected | Selected | N/C      |
| 1/4 duty     | Selected | Selected | Selected | Selected |

**NOTE:** NC = no connection is required.

# LCD CONTROL REGISTER (LCON)

LCON is a 4-bit write-only register. The LCON register can be used to turn the LCD display on or off, and to control the current to dividing resistors in the LCD circuit. A reset operation clears all LCON values to "0". This turns the LCD display off and stops the current to the dividing resistors and LCON.1 used for P6.

- When LCON.1 is "0", P6 is connected an external source and be used for input port.
- When LCON.1 is "1", P6 is open with an external source, so the states of P6 is high impedance.

The reason this mode exists is to enhance LCD quality during a key scanning.

The effect of the LCON.0 setting is depends on the setting value of LMOD.3.

- When LCON.0 is "1" and LMOD.3 is "0", the LCD display is turned off.
- When LCON.0 is "1" and LMOD.3 is "1", the LCD display is turned on and the COM and SEG signal outputs operation in normal display mode.

**LCON Bit** Setting **Description** LCON.3 0 Always logic zero LCON.2 0 Always logic zero LCON.1 0 Port 6 input enable 1 Port 6 input disable LCON.0 LCD output low, cut off current to dividing resistor 0 When LMOD.3 = "0": Turn display off. When LMOD.3 = "1": COM and SEG output in display mode

Table 12-2. LCD Control Register (LCON) Organization

| Table 12-3  | LCON.0 and  | I MOD 3  | Rit Settings  |
|-------------|-------------|----------|---------------|
| Table IZ-J. | LCCIN.U and | LIVIOD.3 | Dit Settiligs |

| LCON.0 | LMOD.3 | COM0-COM3                              | SEG0-SEG27                             | Results                                                |
|--------|--------|----------------------------------------|----------------------------------------|--------------------------------------------------------|
| 0      | х      | Output low; turn LCD display off       | Output low; turn LCD display off       | LCD display off. Cut off current to dividing resistors |
| 1      | 0      | LCD display off                        | LCD display off                        | LCD display off                                        |
|        | 1      | COM output corresponds to display mode | SEG output corresponds to display mode | LCD display on                                         |



# LCD MODE REGISTER (LMOD)

The LCD mode control register LMOD is used to control display mode; LCD clock, segment or port output, and display on/off. LMOD can be manipulated using 8-bit write instructions, bit 3 (LMOD.3) can be also written by 1-bit instructions.

| F8CH | LMOD.3 | LMOD.2 | LMOD.1 | LMOD.0 |
|------|--------|--------|--------|--------|
| F8DH | LMOD.7 | "0"    | LMOD.5 | LMOD.4 |

The LCD clock signal, LCDCK, determines the frequency of COM signal scanning of each segment output. This is also referred to as the 'frame frequency. Since LCDCK is generated by dividing the watch timer clock (fw), the watch timer must be enabled when the LCD display is turned on. A chip reset clears the LMOD register values to logic zero.

The LCD display can continue to operate during idle and stop modes if a subsystem clock is used as the watch timer source. The LCD mode register, LMOD, controls the output mode of the 8 pins used for normal outputs (P8.0-P9.3). Bits LMOD.7-.6 define the segment output and normal output configuration.

Table 12-4. LCD Mode Register (LMOD) Organization

| LMOD.7 | LCD Voltage Dividing Register Control Bit                                        |  |  |  |  |
|--------|----------------------------------------------------------------------------------|--|--|--|--|
| 0      | Internal voltage dividing resistor                                               |  |  |  |  |
| 1      | External voltage dividing resistor; Internal voltage dividing resistors are off. |  |  |  |  |

| LMOD.6 | Always logic zero |
|--------|-------------------|
|--------|-------------------|

| LMOD.5 | LMOD.4 | LCD Clock (LCDCK) Frequency |  |  |  |
|--------|--------|-----------------------------|--|--|--|
| 0      | 0      | $fw/2^9 = 64 \text{ Hz}$    |  |  |  |
| 0      | 1      | $fw/2^8 = 128 \text{ Hz}$   |  |  |  |
| 1      | 0      | $fw/2^7 = 256 \text{ Hz}$   |  |  |  |
| 1      | 1      | $fw/2^6 = 512 Hz$           |  |  |  |

| LMOD.3 | LMOD.2 | LMOD.1 | LMOD.0 | Duty and Bias Selection for LCD Display |
|--------|--------|--------|--------|-----------------------------------------|
| 0      | Х      | Х      | х      | LCD Display off                         |
| 1      | 0      | 0      | 0      | 1/4 duty, 1/3 bias <sup>(3)</sup>       |
| 1      | 0      | 0      | 1      | 1/3 duty, 1/3 bias <sup>(3)</sup>       |
| 1      | 0      | 1      | 0      | 1/2 duty, 1/2 bias <sup>(3)</sup>       |
| 1      | 0      | 1      | 1      | 1/3 duty, 1/2 bias <sup>(3)</sup>       |
| 1      | 1      | 0      | 0      | Static                                  |

#### NOTES:

- 1. 'x' means don't care.
- 2. fw = 32.768 kHz, watch timer clock.
- 3. Bias can be configured as external connections.

SAMSUNG

ELECTRONICS 12-5

Table 12-5. LCD Clock Signal (LCDCK) and Frame Frequency

| LCDCK Frequency           | Static | 1/2 Duty | 1/3 Duty | 1/4 Duty |
|---------------------------|--------|----------|----------|----------|
| $fw/2^9 = 64 Hz$          | 64     | 32       | 21       | 16       |
| $fw/2^8 = 128 \text{ Hz}$ | 128    | 64       | 43       | 32       |
| $fw/2^7 = 256 \text{ Hz}$ | 256    | 128      | 85       | 64       |
| $fw/2^6 = 512 \text{ Hz}$ | 512    | 256      | 171      | 128      |

**NOTES:** fw = 32.768 kHz

# LCD PORT CONTROL REGISTER (LPOT)

The LCD port control register LPOT is used to control using P7-P13 as segment or normal output port. LPOT can be manipulated using 4-bit write instructions. Following a system reset, all LPOT values cleared to "0".

Table 12-6. LCD Port Control Register Setting

F8AH

| LPOT.3 | LPOT.2 | LPOT.1 | LPOT.0 |
|--------|--------|--------|--------|
|--------|--------|--------|--------|

| LPOT.3 | LPOT.2 | LPOT.1 | LPOT.0 | Effect of LPOT Settings                                                         |
|--------|--------|--------|--------|---------------------------------------------------------------------------------|
| 0      |        |        |        | COM signal on                                                                   |
| 1      |        |        |        | COM signal off                                                                  |
|        | 0      | 0      | 0      | Select to use P7-P13 pins as SEG0-SEG27                                         |
|        | 0      | 0      | 1      | Select to use P8-P13 pins as SEG4-SEG27 and P7 pins as normal output port       |
|        | 0      | 1      | 0      | Select to use P9-P13 pins as SEG8-SEG27 and P7-P8 pins as normal output port    |
|        | 0      | 1      | 1      | Select to use P10-P13 pins as SEG12-SEG27 and P7-P9 pins as normal output port  |
|        | 1      | 0      | 0      | Select to use P11-P13 pins as SEG16-SEG27 and P7-P10 pins as normal output port |
|        | 1      | 0      | 1      | Select to use P12-P13 pins as SEG20-SEG27 and P7-P11 pins as normal output port |
|        | 1      | 1      | 0      | Select to use P13 pins as SEG24-SEG27 and P7-P12 pins as normal output port     |
|        | 1      | 1      | 1      | Select to use P7-P13 pins as normal output port                                 |

#### LCD DRIVE VOLTAGE

The LCD display is turned on only whenever the voltage difference between the common and segment signals is greater than  $V_{LCD}$ . The LCD display is turned off whenever the difference between the common and segment signal voltages is less than  $V_{LCD}$ . The turn-on voltage, +  $V_{LCD}$  or -  $V_{LCD}$ , is generated only when both signals are the selected signals of the bias.

Static Mode **LCD Power Supply** 1/2 Bias 1/3 Bias  $V_{LCD}$  $V_{IC0}$  $V_{ICD}$  $V_{ICD}$  $2/3 V_{LCD}$ 1/2 V<sub>LCD</sub>  $V_{LC1}$ 2/3 V<sub>I CD</sub> 1/3 V<sub>LCD</sub>  $1/2 V_{LCD}$ 1/3 V<sub>LCD</sub>  $V_{1C2}$ 

Table 12-7. LCD Drive Voltage Values

**NOTE:** The LCD panel display may deteriorate if a DC voltage is applied that lies between the common and segment signal

voltage. Therefore, always drive the LCD panel with AC voltage.

#### LCD VOLTAGE DIVIDING RESISTORS

On-chip voltage dividing resistor for the LCD circuit are configured by software option (LMOD.7). Using these optional internal voltage resistor, you can drive a 2.5V, 3V, or 5V LCD panel using external biasing. BIAS pins are connected externally to the  $V_{LCD}$  pin so that it can handle the different LCD drive voltage. To cut off the current supply to the voltage dividing resistors, clear LCON.0 when you turn the LCD display off.

#### **COMMON (COM) SIGNALS**

The common signal output pin selection (COM pin selection) varies according to the selected duty cycle.

- In static mode, COM0 pin is selected
- In 1/2 duty mode, COM0–COM1 pins are selected
- In 1/3 duty mode, COM0–COM2 pins are selected
- In 1/4 duty mode, COM0-COM3 pins are selected

#### **SEGMENT (SEG) SIGNALS**

The 28 LCD segment signal pins are connected to corresponding display RAM locations at bank 1. Bits of the display RAM are synchronized with the common signal output pins.

When the bit value of a display RAM location is "1", a select signal is sent to the corresponding segment pin. When the display bit is "0", a 'no-select' signal is sent to the corresponding segment pin.



Figure 12-4. Voltage Dividing Resistor Circuit Diagrams



Figure 12-5. LCD Signal Waveforms in Static Mode



Figure 12-6. LCD Connection Example in Static Mode



Figure 12-7. LCD Signal Waveforms at 1/2 Duty, 1/2 Bias



Figure 12-8. LCD Connection Example at 1/2 Duty, 1/2 Bias



Figure 12-9. LCD Signal Waveforms at 1/3 Duty, 1/2 Bias



Figure 12-10. LCD Signal Waveforms at 1/3 Duty, 1/3 Bias



Figure 12-11. LCD Connection Example at 1/3 Duty, 1/3 Bias



Figure 12-12. LCD Signal Waveforms at 1/4 Duty, 1/3 Bias



Figure 12-13. LCD Connection Example at 1/4 Duty, 1/3 Bias

# **NOTES**



KS57C3316/P3316 A/D CONVERTER

13

# **ANALOG-TO-DIGITAL CONVERTER**

#### **OVERVIEW**

The 8-bit A/D converter (ADC) module uses a successive approximation logic to convert analog levels entering at one of the four input channels to equivalent 8-bit digital values. The analog input level must lie between the  $V_{DD}$  and the  $V_{SS}$  values. The A/D converter has the following components:

- Analog comparator with successive approximation logic
- D/A converter logic (resistor string type)
- ADC and port control register (APCON)
- ADC control register (AFLAG)
- ADC mode register (ADMOD)
- Four multiplexed analog data input pins (ADC0-ADC3)
- 8-bit A/D conversion data output register (ADATA)

To operate the A/D converter, P5 must be configured to ADC mode as using APCON register and one of the 4-channel is selected by writing the appropriate value to the A/D mode register, ADMOD, and the conversion start bit, AFLAG.3 must be set to "1". Conversion speed is determined by the system clock (fx or fxt).

When the A/D operation is complete, the EOC flag must be tested in order to verify that the conversion was successful. When the EOC value is "1", the converted digital values stored in the data register ADATA can be read.

A/D CONVERTER KS57C3316/P3316



Figure 13-1. A/D Converter Circuit Diagram

Table 13-1. A/D Converter Component Overview

| ADC Function                   | Mnemonic | Description                                                                                                                                                                                                                                   |  |
|--------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Digital-to-analog converter    | DAC      | Uses successive approximation logic to convert digital input into the reference analog voltage, $V_{DA}$ . These $V_{DA}$ values are input to the comparator and then compared to the multiplexed external analog source voltage, $VA_{IN}$ . |  |
| Comparator                     | СМР      | Compares the applied external analog input voltage, $VA_{IN}$ , to the analog reference voltage ( $V_{DA}$ ) that is generated by the DAC and writes the corresponding digital value to the ADATA register.                                   |  |
| Digital data register          | ADATA    | Stores digital values as analog-to-digital conversion is completed.                                                                                                                                                                           |  |
| ADC mode register              | ADMOD    | Used to select one of four analog channels as the input source for the analog data to be converted.                                                                                                                                           |  |
| ADC control register           | AFLAG    | Contains the control flags used to start A/D converter operation and to monitor operational status.                                                                                                                                           |  |
| Successive approximation logic | -        | Control blocks in the A/D converter contain the successive approximation logic required to generate the analog reference voltage.                                                                                                             |  |



KS57C3316/P3316 A/D CONVERTER

# **ADC DATA REGISTER (ADATA)**

The A/D converter data register, ADATA, is an 8-bit register in which digital data values are stored as an A/D conversion operation is completed. Digital values stored in ADATA are retained until another conversion operation is initiated. ADATA is addressable by 8-bit read instructions only.

| FD8H |  |
|------|--|
| FD9H |  |

| Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|
| Bit 7 | Bit 6 | Bit 5 | Bit 4 |

# **ADC MODE REGISTER (ADMOD)**

The analog-to-digital converter mode register ADMOD is a 4-bit register that is used to select one of four analog channels as the analog data input source. ADMOD is addressable by 1-bit or 4-bit read or write instructions.

| FDAH "0" | "0" | ADMOD.1 | ADMOD.0 |
|----------|-----|---------|---------|
|----------|-----|---------|---------|

Input channels ADC0-ADC3 (corresponding to input port, P5.0-P5.3) may be used either for analog input to the A/D converter, or as normal input ports. Since only one of the four pins can be selected at one time as external source of analog data, the three remaining input pins are always available for normal inputs.

Table 13-2. A/D Converter Mode Register Settings

| 0 | 0 0 |   | ADMOD.0 | Effect of ADMOD Bit Setting |
|---|-----|---|---------|-----------------------------|
|   |     | 0 | 0       | Select input channel AD0    |
|   |     | 0 | 1       | Select input channel AD1    |
|   |     | 1 | 0       | Select input channel AD2    |
|   |     | 1 | 1       | Select input channel AD3    |

# **ADC AND PORT CONTROL REGISTER (APCON)**

FAEH

| .3 | .2      | .1       | .0 | Effect of Bit Settings                                                                                                                                                                                                                               |
|----|---------|----------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0       | 0 0      |    | Set P5 to connect the normal input                                                                                                                                                                                                                   |
|    | Other s | settings |    | Each bit corresponds with P5.0, P5.1, P5.2, and P5.3 respectively. If the specific bits are set to logic "1", the corresponding pins are connected to ADC block, but disconnected from the normal input and automatically the pull-up registers off. |

**NOTE:** All bits are cleared to "0" after a chip reset.

A/D CONVERTER KS57C3316/P3316

# **ADC CONTROL REGISTER (AFLAG)**

The A/D converter control register, AFLAG, is a 4-bit register that contains the control flags used to start the A/D converter and to monitor its operational status.

|  | FDBH | ADSTR | EOC | "0" | ADCLK |
|--|------|-------|-----|-----|-------|
|--|------|-------|-----|-----|-------|

A conversion is started by setting ADSTR in the AFLAG register. ADSTR is write-only and is 1-bit and 4-bit addressable. The EOC bit (End Of Conversion) is a flag that can be read to determine the current status of an A/D conversion operation. When a conversion is completed, this bit is set so that an A/D conversion result is ready to be read. EOC is cleared by ADSTR setting. While this flag is set, the ADC cannot start a new conversion. EOC is 1-bit or 4-bit read-only addressable.

**ADSTR EOC** 0 **ADCLK** Effect of AFLAG Bit Setting 1 Enable A/D converter (when the ADSTR bit is set to "1", the A/D converter starts operating and the ADSTR bit is cleared automatically) 0 A/D conversion is not completed (the start of a new conversion is blocked) 1 A/D conversion is completed. 0 Select fxx/2 clock for conversion 1 Select fxx/4 clock for conversion

Table 13-3. A/D Converter Control Flag Settings

## DIGITAL-TO ANALOG CONVERTER (DAC) BLOCK

The 8-bit digital-to analog converter (DAC) generates analog voltage reference values for the comparator. The DAC is a 256-step resistor string type digital-to-analog converter that uses successive approximation logic to convert digital input into the reference analog voltage, VDA.

VDA values are input from the DAC to the comparator where they are compared to the multiplexed external analog source voltage, VA<sub>IN</sub>. Since the DAC has 8-bit resolution, it generates the 256-step analog reference voltage as follows:

$$V_{DA} = V_{REF} \ (\frac{n}{256} \pm \frac{1}{512})(1/2 \text{ LSB compensation}), V_{REF} = V_{DD}$$
  
(n = 0–256, as determined by successive approximation logic)

#### **CONVERSION TIMING**

The A/D conversion process requires 8-clock to convert each bit. Therefore a total of 34 clocks are required to complete an 8-bit conversion. With a system clock frequency (fxx). 4MHz and setting ADCLK = 0, the conversion time can be calculated as follows:

Start 1 clock + (4 clock/bit  $\times$  8 bits) + EOC 1 clock = 34 clocks, 34  $\times$  2/4 MHz = 17  $\mu$ s



KS57C3316/P3316 A/D CONVERTER



Figure 13-2. A/D Converter Timing Diagram

#### ADC PROCEDURE DESCRIPTION

Use these steps as a general guideline for writing A/D converter programs:

- 1. Select one of the conversion clocks, fxx/2 or fxx/4.
- 2. Configure port to ADC input mode as using APCON register.
- 3. Select one of the four analog channels, ADC0-ADC3, as the analog input source. To do this, write the appropriate value to the ADMOD register, bits ADMOD.1-ADMOD.0.
- 4 Start the A/D converter by setting the ADSTR flag of the AFLAG register to logic one.
- When the converter starts, the EOC (End Of Conversion) flag in the AFLAG register is automatically set to logic one, and the ADSTR flag is cleared to logic zero.
- 6 The analog-to-digital conversion speed is determined by the oscillator frequency as follows:
  - tconv =  $34 \times$  conversion clock (fxx/2 or fxx/4)

For example, with a 4.5 MHz oscillator clock and fxx/4, the  $t_{CONV}$  value is 30.2  $\mu$ s. The 'tinit' value is determined by the instruction type and the speed of the CPU clock.

- 7. When conversion has been completed, the EOC flag is set automatically so that a check can be made to verify that the conversion was successful.
- 8. Converted digital values that have been stored in the 8-bit ADATA register can now be read. Conversion values are retained until the next A/D conversion operation starts.

A/D CONVERTER KS57C3316/P3316

# PROGRAMMING TIP — Configuring A/D Converter Input Pins

In this A/D converter program sample, the ADC0, ADC1 and ADC2 pins are used as A/D input pins and the P5.3/ADC3 is used as normal input pin:

|       | BITR | EMB        |   |                                          |
|-------|------|------------|---|------------------------------------------|
|       | BITS | ADCLK      | ; | Selects fxx/4 clock for conversion       |
|       | LD   | A,#7H      | • | Setting ADC0, ADC1 and ADC2 as ADC input |
|       | LD   | APCON,A    | ; | and P5.3 as normal input                 |
|       | LD   | A,#0H      |   | ·                                        |
|       | LD   | ADMOD,A    | ; | ADC0 pin select for A/D conversion       |
|       | BITS | ADSTR      | ; | A/D conversion start                     |
| AD0CK | BTST | EOC        | ; | A/D conversion end check                 |
|       | JR   | AD0CK      | ; | A/D conversion not completed             |
|       | LD   | EA,ADATA   | ; | A/D conversion end                       |
|       | LD   | ADC0BUF,EA | ; | ADC0BUF ← ADC0 conversion data           |
|       | LD   | A,#1H      |   |                                          |
|       | LD   | ADMOD,A    | ; | ADC1 pin select for A/D conversion       |
|       | BITS | ADSTR      | ; | A/D conversion start                     |
| AD1CK | BTST | EOC        | ; | A/D conversion end check                 |
|       | JR   | AD1CK      | ; | A/D conversion not completed             |
|       | LD   | EA,ADATA   | ; | A/D conversion end                       |
|       | LD   | ADC1BUF,EA | ; | ADC1BUF ← ADC1 conversion data           |
|       | LD   | A,#2H      |   |                                          |
|       | LD   | ADMOD,A    | ; | ADC2 pin select for A/D conversion       |
|       | BITS | ADSTR      | ; | A/D conversion start                     |
| AD2CK | BTST | EOC        | ; | A/D conversion end check                 |
|       | JR   | AD2CK      | ; | A/D conversion not completed             |
|       | LD   | EA,ADATA   | ; | A/D conversion end                       |
|       | LD   | ADC2BUF,EA | ; | ADC2BUF ← ADC2 conversion data           |



KS57C3316/P3316 SERIAL VO INTERFACE

14

# **SERIAL I/O INTERFACE**

#### **OVERVIEW**

The serial I/O interface (SIO) has the following functional components:

- 8-bit mode register (SMOD)
- Clock selector circuit
- 8-bit buffer register (SBUF)
- 3-bit serial clock counter

Using the serial I/O interface, you can exchange 8-bit data with an external device. You control the transmission frequency by the appropriate bit settings to the SMOD register.

The serial interface can run off an internal or an external clock source, or the TOL0 signal that is generated by the 8-bit timer/counter 0, TC0. If you use the TOL0 clock signal, you can modify its frequency to adjust the serial data transmission rate.

#### SIO OPERATION SEQUENCE

The general sequence of operations for the serial I/O interface may be summarized as follows:

- 1. Set SIO mode to transmit-and-receive or to receive-only.
- Select MSB-first or LSB-first transmission mode.
- 3. Set the SCK clock signal in the mode register, SMOD.
- 4. Set SIO interrupt enable flag (IES) to "1".
- 5. Initiate SIO transmission by setting bit 3 of the SMOD to "1".
- 6. When the SIO operation is complete, IRQS flag is set and an interrupt is generated.

SERIAL I/O INTERFACE KS57C3316/P3316



Figure 14-1. Serial I/O Interface Circuit Diagram

KS57C3316/P3316 SERIAL VO INTERFACE

# **SERIAL I/O MODE REGISTER (SMOD)**

The serial I/O mode register, SMOD, is an 8-bit register that specifies the operation mode of the serial interface. Its reset value is logic zero. SMOD is organized in two 4-bit registers, as follows:

| FE0H | SMOD.3 | SMOD.2 | SMOD.1 | SMOD.0 |
|------|--------|--------|--------|--------|
| FE1H | SMOD.7 | SMOD.6 | SMOD.5 | "0"    |

SMOD register settings let you to select either MSB-first or LSB-first serial transmission, and to operate in transmit-and-receive mode or receive-only mode. SMOD is a write-only register and can be addressed only by 8-bit RAM control instructions. One exception to this is SMOD.3, which can be written by a 1-bit RAM control instruction. When SMOD.3 is set to 1, the contents of the serial interface interrupt request flag, IRQS, and the 3-bit serial clock counter are cleared, and SIO operations are initiated. When the SIO transmission starts, SMOD.3 is cleared to logic zero.

Table 14-1. SIO Mode Register (SMOD) Organization

| SMOD.0 | 0 | Most significant bit (MSB) is transmitted first                                                             |
|--------|---|-------------------------------------------------------------------------------------------------------------|
|        | 1 | Least significant bit (LSB) is transmitted first                                                            |
| SMOD.1 | 0 | Receive-only mode; output buffer is off                                                                     |
|        | 1 | Transmit-and-receive mode                                                                                   |
| SMOD.2 | 0 | Disable the data shifter and clock counter; retain contents of IRQS flag when serial transmission is halted |
|        | 1 | Enable the data shifter and clock counter; set IRQS flag to "1" when serial transmission is halted          |
| SMOD.3 | 1 | Clear IRQS flag and 3-bit clock counter to "0"; initiate transmission and then reset this bit to logic zero |
| SMOD.4 | 0 | Bit not used; value is always "0"                                                                           |

| SMOD.7 | SMOD.6 | SMOD.5 | Clock Selection                     | R/W Status of SBUF                                                  |
|--------|--------|--------|-------------------------------------|---------------------------------------------------------------------|
| 0      | 0      | 0      | External clock at SCK pin           | SBUF is enabled when SIO operation is halted or when SCK goes high. |
| 0      | 0      | 1      | Use TOL0 clock from TC0             |                                                                     |
| 0      | 1      | Х      | CPU clock: fxx/4, fxx/8, fxx/64     | Enable SBUF read/write                                              |
| 1      | 0      | 0      | 4.39 kHz clock: fxx/2 <sup>10</sup> | SBUF is enabled when SIO operation is halted or when SCK goes high. |
| 1      | 1      | 1      | 281 kHz clock: fxx/2 <sup>4</sup>   |                                                                     |

#### NOTES:

- 1. 'fxx' = system clock; 'x' means 'don't care.'
- 2. kHz frequency ratings assume a system clock (fxx) running at 4.5 MHz.
- 3. The SIO clock selector circuit cannot select a  $fxx/2^4$  clock if the CPU clock is fxx/64.



SERIAL I/O INTERFACE KS57C3316/P3316

# **SERIAL I/O TIMING DIAGRAMS**



Figure 14-2. SIO Timing in Transmit/Receive Mode



Figure 14-3. SIO Timing in Receive-Only Mode



KS57C3316/P3316 SERIAL VO INTERFACE

# **SERIAL I/O BUFFER REGISTER (SBUF)**

The serial I/O buffer register, SBUF, can be read or written using 8-bit RAM control instructions. After a reset operation, the value of SBUF is undetermined.

When the serial interface operates in transmit-and-receive mode (SMOD.1 = "1"), transmit data in the SIO buffer register are output to the SO pin (P4.1) at the rate of one bit for each falling edge of the SIO clock. Receive data is simultaneously input from the SI pin (P4.2) to SBUF at the rate of one bit for each rising edge of the SIO clock. When receive-only mode is used, incoming data is input to the SIO buffer at the rate of one bit for each rising edge of the SIO clock.

# PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O

1. Transmit the data value 48H through the serial I/O interface using an internal clock frequency of fx/2<sup>4</sup> and in MSB-first mode:

```
BITS
           EMB
SMB
           15
LD
           EA,#03H
LD
           PMG2,EA
                                    P4.0/SCK and P4.1/SO ← Output
           EA,#0E6H
LD
LD
           SMOD.EA
LD
           EA,#48H
           SBUF, EA
LD
BITS
           SMOD.3
                                  ; SIO data transfer
```



2. Use CPU clock to transfer and receive serial data at high speed:

|       | BITR  | EMB        |   |                                                                      |
|-------|-------|------------|---|----------------------------------------------------------------------|
|       | LD    | EA,#03H    |   |                                                                      |
|       | LD    | PMG2,EA ;  | , | P4.0/SCK and P4.1/SO $\leftarrow$ Output, P4.2/SI $\leftarrow$ Input |
|       | LD    | EA,#47H ;  | , | TDATA address = Bank0 (20H-7FH)                                      |
|       | LD    | SMOD,EA    |   |                                                                      |
|       | LD    | EA,#TDATA  |   |                                                                      |
|       | LD    | SBUF,EA    |   |                                                                      |
|       | BITS  | SMOD.3 ;   | , | SIO start                                                            |
|       | BITR  | IES ;      | , | SIO Interrupt Disable                                                |
| STEST | BTSTZ | IRQS       |   |                                                                      |
|       | JR    | STEST      |   |                                                                      |
|       | LD    | EA,SBUF    |   |                                                                      |
|       | LD    | RDATA,EA ; | ; | RDATA address = Bank0 (20H-7FH)                                      |



SERIAL I/O INTERFACE KS57C3316/P3316

# PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O (Continued)

3. Transmit and receive an internal clock frequency of 4.39 kHz (at 4.5 MHz) in LSB-first mode:

|      | BITR<br>LD<br>LD<br>LD<br>LD<br>LD<br>LD | EMB EA,#03H PMG2,EA EA,#87H SMOD,EA EA,TDATA SBUF,EA |   | P4.0 / SCK and P4.1 / SO $\leftarrow$ Output, P4.2/SI $\leftarrow$ Input TDATA address = Bank0 (20H-7FH) |
|------|------------------------------------------|------------------------------------------------------|---|----------------------------------------------------------------------------------------------------------|
|      | BITS<br>EI                               | SMOD.3                                               | ; | SIO start                                                                                                |
|      | BITS<br>•                                | IES                                                  | ; | SIO Interrupt Enable                                                                                     |
|      | •                                        |                                                      |   |                                                                                                          |
| INTS | PUSH<br>PUSH<br>BITR                     | SB<br>EA<br>EMB                                      | ; | Store SMB, SRB<br>Store EA                                                                               |
|      | LD                                       | EA,TDATA                                             |   | EA ← Receive data TDATA address = Bank0 (20H-7FH)                                                        |
|      | XCH                                      | EA,SBUF                                              | ; | Transmit data $\leftrightarrow$ Receive data                                                             |
|      | LD<br>BITS<br>POP<br>POP<br>IRET         | RDATA,EA<br>SMOD.3<br>EA<br>SB                       | ; | RDATA address = Bank0 (20H-7FH)<br>SIO start                                                             |



KS57C3316/P3316 SERIAL VO INTERFACE

# PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O (Concluded)

4. Transmit and receive an external clock in LSB-first mode:

**BITR EMB** LD EA,#02H LD PMG2,EA ; P4.1 / SO  $\leftarrow$  Output, P4.0/SCK and P4.2/SI  $\leftarrow$  Input LD EA,#07H LD SMOD,EA ; SIO start LD **EA,TDATA** ; TDATA address = Bank0 (20H-7FH) LD SBUF,EA SMOD.3 **BITS** ΕI **BITS IES** ; SIO Interrupt Enable ; Store SMB, SRB **INTS PUSH** SB **PUSH** EΑ ; Store EA  $\mathsf{EMB}$ BITR LD EA,TDATA ; EA ← Transmit data TDATA address = Bank0 (20H-7FH) XCH EA,SBUF Transmit data ↔ Receive data RDATA, EA RDATA address = Bank0 (20H-7FH) LD **BITS** SMOD.3 ; SIO start POP EΑ POP SB



High Speed SIO Transmission

**IRET** 

SERIAL I/O INTERFACE KS57C3316/P3316

### **NOTES**



# 15

# **PLL FREQUENCY SYNTHESIZER**

#### **OVERVIEW**

The phase locked loop (PLL) frequency synthesizer locks medium frequency (MF), high frequency (HF), and very high frequency (VHF) signals to a fixed frequency using a phase difference comparison system. As shown in Figure 15-1, the PLL frequency synthesizer consists of an input selection circuit, programmable divider, phase detector, reference frequency generator, and a charge pump.



Figure 15-1. Block Diagram of the PLL Frequency Synthesizer



#### PLL FREQUENCY SYNTHESIZER FUNCTION

The PLL frequency synthesizer divides the signal frequency at the V<sub>COAM</sub> or V<sub>COFM</sub> pin using the problemmable divider. It then outputs the phase difference between the divided frequency and reference frequency at the EO pin.

#### NOTE

The PLL frequency synthesizer operates only when the CE pin is High level. When the CE pin is Low level, the synthesizer is disable.

#### **Input Selection Circuit**

The input selection circuit consists of the  $V_{COAM}$  pin and  $V_{COFM}$  pins, an FM/AM selector, and two amplifiers. The input selection circuit selects the frequency division method and the input pin of the PLL frequency.

You can choose one of two frequency division methods using the PLL mode register: 1) direct frequency division method, or 2) pulse swallow method. The PLL mode register is also used to select the  $V_{COFM}$  or  $V_{COFM}$  pin as the frequency input pin.

#### **Programmable Divider**

The programmable divider divides the frequency of the signal from the  $V_{COAM}$  and  $V_{COFM}$  pins in accordance with the values contained in the swallow counter and programmable counter. The programmable divider consists of prescalers, a swallow counter, and a programmable counter.

When the PLL operation starts, the contents of the PLL data registers (PLLD0-PLLD3) and the NF bit in the PLMOD register are automatically loaded into the 12-bit programmable counter and the 5-bit swallow counter.

When the 12-bit programmable down counter reaches zero, the contents of the data register are automatically reloaded into the programmable counter and the swallow counter for the next counting operation.

If you modify the data register value while the PLL is operating, the new values are not immediately loaded into the two counters; the new data are loaded into the two counters when the current count operation has been completed.

The contents of the data register undetermined after initial power-on. However, the data register retains its current value when the reset operation is initiated by an external reset or a change in level at the CE pin.

The swallow counter is a 5-bit binary down counter; the programmable counter is a 12-bit binary down counter. The swallow counter is for FM mode only. The swallow counter and programmable counter start counting down simultaneously. When the swallow counter starts counting down, the 1/33 prescaler is selected. When the swallow counter reaches zero, it stop operation and selects the 1/32 prescaler.



#### **PLL DATA REGISTER (PLLD)**

The frequency division value of the swallow counter and programmable counter is set in the PLL data register (PLLD0-PLLD3). Figure 15-2 shows the PLL data register configuration. The PLLD register can be manipulated using 4-bit and 8-bit RAM control instructions.



Figure 15-2. PLL Register Configuration

#### **Direct Frequency Division and Pulse Swallow Formulas**

In the direct frequency division method, the upper 12 bits are valid. In the pulse swallow method, all 16 bits are valid. The upper 12 bit are set in the programmable counter and the lower 4 bits and the NF bit are set in the swallow counter. The frequency division formulas for both methods, as set in the PLL data register, are shown below:

- Direct frequency division (AM) is

$$f_R = \frac{fV_{COAM}}{N}$$

Where the frequency division value (N) is 12 bits;  $fV_{COAM} = f$  input frequency at the  $V_{COAM}$  pin

- Pulse swallow system (FM) is

$$f_R = \frac{fV_{COFM}}{N}$$

where the frequency division value (N) is 16 bits;  $fV_{COFM}$  = input frequency at the  $V_{COFM}$  pin

#### REFERENCE FREQUENCY GENERATOR

The reference frequency generator produce reference frequency which are then compared by the phase comparator. As shown in Figure 15-3, the reference frequency generator divides a crystal oscillation frequency of 4.5 MHz and generates the reference frequency ( $f_R$ ) for the PLL frequency synthesizer. Using the PLLREF register, you can select from ten different reference frequencies.



Figure 15-3. Reference Frequency Generator



#### PLL MODE REGISTER (PLMOD)

The PLL mode register (PLMOD) is used to start and stop PLL operation. PLMOD values also determine the frequency dividing method.

| PLMOD   PLMOD.3   PLMOD.2   NF   PLMOD.0 | PLMOD | PLMOD.3 | PLMOD.2 | NF | PLMOD.0 |
|------------------------------------------|-------|---------|---------|----|---------|
|------------------------------------------|-------|---------|---------|----|---------|

PLMOD.3 selects the frequency dividing method. The basic configuration for the two frequency dividing methods are as follows:

#### **Direct Method**

- Used for AM mode
- Swallow counter is not used
- V<sub>COAM</sub> pin is selected for input

#### **Pulse Swallow Method**

- Used for FM mode
- Swallow counter is used
- V<sub>COFM</sub> pin is selected for input

The input frequency at the  $V_{COAM}$  or  $V_{COFM}$  pin is divided by the programmable divider. The frequency division value of the programmable divider is written to the PLL data register.

When the pulse swallow method is selected by setting PLMOD.3, the input signal is first divided by a 1/32 or 1/33 prescaler and the divided frequency is input to the programmable divider. PLMOD can be written using 4-bit RAM control instructions. Table 15-1 shows PLMOD organization.

#### Table 15-1. PLMOD Organization

#### **PLL Enable Bit**

| PLMOD.2 | 0 | PLL disable                                        |
|---------|---|----------------------------------------------------|
|         | 1 | PLL enable                                         |
| PLMOD.0 | 0 | Select the PLL operating voltage as 4.0 V to 5.5 V |
|         | 1 | Select the PLL operating voltage as 2.5 V to 3.5 V |

#### **Frequency Division Method Selection Bit**

| PLMOD.3 | Frequency Division<br>Method | Selected Pin                 | Input Voltage       | Input<br>Frequency | Division Value                           |
|---------|------------------------------|------------------------------|---------------------|--------------------|------------------------------------------|
|         | Method                       |                              |                     | rrequency          |                                          |
| 0       | Direct method for AM         | $V_{COAM}$ selected;         | 300mV <sub>PP</sub> | 0.5 - 30 MHz       | 16 to (2 <sup>12</sup> - 1)              |
|         |                              | V <sub>COFM</sub> pulled Low |                     |                    |                                          |
| 1       | Pulse swallow method for     | V <sub>COFM</sub> selected;  | 300mV <sub>PP</sub> | 30 - 150 MHz       | 2 <sup>10</sup> to (2 <sup>17</sup> - 2) |
|         | FM                           | V <sub>COAM</sub> pulled Low |                     |                    |                                          |

NOTE: The NF bit, a one-bit frequency division value, is written to bit 0 in the swallow counter.



PLL FREQUENCY SYNTHESIZER KS57C3316/P3316

## PLL REFERENCE FREQUENCY SELECTION REGISTER (PLLREF)

The PLL reference frequency selection register (PLLREF) used to determine the reference frequency. You can select one of ten reference frequencies by setting bits PLLREF.3-PLLREF.0 to the appropriate value.

PLLREF PLLREF.3 PLLREF.2 PLLREF.1 PLLREF.0

You can select one of the reference frequencies by setting bits PLLREF.3-PLLREF.0.

Table 15-2. PLLREF Register Organization

| PLLREF.3 | PLLREF.2 | PLLREF.1 | PLLREF.0 | Reference Frequency Selection          |
|----------|----------|----------|----------|----------------------------------------|
| 0        | 0        | 0        | 0        | Select 1 kHz as reference frequency    |
| 0        | 0        | 0        | 1        | Select 3 kHz as reference frequency    |
| 0        | 0        | 1        | 0        | Select 5 kHz as reference frequency    |
| 0        | 0        | 1        | 1        | Select 6.25 kHz as reference frequency |
| 0        | 1        | 0        | 0        | Select 9 kHz as reference frequency    |
| 0        | 1        | 0        | 1        | Select 10 kHz as reference frequency   |
| 0        | 1        | 1        | 0        | Select 12.5 kHz as reference frequency |
| 0        | 1        | 1        | 1        | Select 25 kHz as reference frequency   |
| 1        | 0        | 0        | 0        | Select 50 kHz as reference frequency   |
| 1        | 0        | 0        | 1        | Select 100 kHz as reference frequency  |

#### PHASE DETECTOR, CHARGE PUMP, AND UNLOCK DETECTOR

The phase comparator compare the phase difference between divided frequency ( $f_N$ ) output from the programmable divider and the reference frequency ( $f_R$ ) output from the reference frequency generator.

The charge pump outputs the phase comparator's output from error output pins EO. The relation between the error output pin, divided frequency  $f_N$ , and reference frequency  $f_R$  is shown below:

 $f_R > f_N = Low level output$ 

 $f_R < f_N = High level output$ 

 $f_R = f_N = Floating level$ 

A PLL operation starts when a value is loaded to the PLMOD register, The PLL unlock flag (ULFG) in the PLL flag register, PLLREG, provides status information regarding the reference frequency and divided frequency.

The unlock detector detects the unlock state of the PLL frequency synthesizer. The unlock flag in the PLLREG register is set to "1" in an unlock state. When ULFG = "0", the PLL locked state is selected.

PLLREG ULFG CEFG IFCFG 0 FCAH



#### PHASE DETECTOR, CHARGE PUMP, AND UNLOCK DETECTOR (Continued)

The ULFG flag is set continuously at a period of reference frequency  $f_R$  by the unlock detector. You must therefore read the ULFG flag in the PLLREG register at periods longer than  $1/f_R$  of the reference frequency. ULFG is reset wherever it is read. The PLLREG register can be read using 1-bit or 4-bit RAM control register instructions.

PLL operation is controlled by the state of the CE (chip enable) pin. The PLL frequency synthesizer is disabled and the error output pin is set to floating state whenever the CE pin is Low. When CE pin is High level, the PLL operates normally.

The chip enable flag in the PLLREG register, CEFC, provides the status of the current level of the CE pin. Whenever the state of the CE pin goes from Low to High, the CEFG flag is set to "1" and a CE reset operation occurs. When the CE pin goes from High to Low, the CEFG flag is cleared to "0" and a CE interrupt is generated.



#### **USING THE PLL FREQUENCY SYNTHESIZER**

This section describes the steps you should follow when using the PLL direct frequency division method and the pulse swallow method. In each case, you must make the following selections in this order:

1. Frequency division method: Direct frequency division (AM) or pulse swallow (FM)

Output pin: VCOAM or VCOFM

3. Reference frequency: f<sub>R</sub>
 4. Frequency division value: N

#### **Direct Frequency Division Method**

Select the direct frequency division method by writing a "0" to PLMOD.3.

The VCOAM pin is configured for input when you select the direct frequency division method.

Select the reference frequency by writing the appropriate values to the PLLREF register.

The frequency division value is

$$N = \frac{fV_{COAM}}{f_{R}}$$

where fV<sub>COAM</sub> is the input frequency at the V<sub>COAM</sub> pin, and f<sub>R</sub> is the reference frequency.

#### Example:

The following data are used to receive an AM-band broadcasting station:

Receive frequency: 1422 kHz
Reference frequency: 9 kHz
Intermediate frequency: + 450 kHz

The frequency division value N is calculated as follows:

$$N = \frac{fV_{COAM}}{f_{R}} = \frac{fV_{COAM}}{f_{R}} = 208 \text{ (decimal)}$$
$$= 0D0H \text{ (hexadecimal)}$$

You would modify the PLL data register and PLMOD register as follows:

|   | PLL | .D3 |   |   | PLI | D2 |   |   | PLL | _D1 |   |   | PLL | _D0 |   | PLN | 10D | NF |   |  |
|---|-----|-----|---|---|-----|----|---|---|-----|-----|---|---|-----|-----|---|-----|-----|----|---|--|
| 0 | 0   | 0   | 0 | 1 | 1   | 0  | 1 | 0 | 0   | 0   | 0 | х | Х   | Х   | Х | 0   | 1   | Х  | 0 |  |

**NOTE:** In the direct method, the contents of PLLD0 and NF are not evaluated.



#### **Pulse Swallow Method**

- 1. Select the pulse swallow method by writing a "1" to PLMOD.3
- 2. The VCOFM pin is configured for input when you select the pulse swallow method.
- 3. Select the reference frequency by writing the appropriate value to the PLLREF register.
- 4. Calculate the frequency division value as follows:

$$N = \frac{fV_{COFM}}{f_{D}}$$

where  $fV_{COFM}$  is the input frequency at the  $V_{COFM}$  pin, and  $f_R$  is the reference frequency

#### Example:

The following data are used to receive an FM-band broadcasting station:

Receive frequency: 100.0 MHz
Reference frequency: 25 kHz
Intermediate frequency: 10.7 kHz

The frequency division value N is calculated as follows:

$$N = \frac{\text{fV}_{\text{COFM}}}{\text{f}_{\text{R}}} = \frac{(100.0 + 10.7) \times 10^6}{2 \times 25 \times 10^3} = 4428 \text{ (decimal)}$$
$$= 114\text{CH (hexadecimal)}$$

You would modify the PLL data register and PLMOD register as follows:



In the above example, each time NF bit value (LSB) is inverted, the VCO oscillation frequency varies by 25 kHz. To simplify programming, it is therefore better not to use the NF bit.

In the next example, the reference frequency is calculated in multiples of 25 kHz and the NF bit is not used.

#### **Example:**

$$N = \frac{\text{fV}_{COFM}}{\text{f}_{R}} = \frac{(100.0 + 10.7) \times 10^{6}}{2 \times 25 \times 10^{3}} = 2214 \text{ (decimal)}$$
$$= 8A6H \text{ (hexadecimal)}$$



As this example shows, all 16 bits (the 16 PLLD bits, except for the NF bit) are used for the pulse swallow method. When you use the direct method, only the most-significant 12 bits of the PLLD value (PLLD3, PLLD2, and PLLD1) are evaluated.



# 16

# INTERMEDIATE FREQUENCY COUNTER

#### **OVERVIEW**

The KS57C3316 uses an intermediate frequency counter (IFC) to counter the frequency of the AM or FM signal at FMIF or AMIF pin. The IFC block consists of a 1/2 divider, gate control circuit, IFC mode register (IFMOD) and a 16-bit binary counter. The gate control circuit, which controls the frequency counting time, is programmed using the IFMOD register. Four different gate times can be selected using IFMOD register settings.

During gate time, the 16-bit IFC counts the input frequency at the FMIF or AMIF pins. The FMIF or AMOIF pin input signal for the 16-bit counter is selected using IFMOD register settings.

The 16-bit binary counter (IFCNT1-IFCNT0) can be read by 8-bit RAM control instructions, only. When the FMIF pin input signal is selected, the signal is divided by two. When the AMIF pin input signal is directly connected to the IFC, it is not divided.

By setting IFMOD register, the gate is opened for 1-ms, 4-ms, or 8-ms periods. During the open period of the gate, input frequency is counted by the 16-bit counter. When the gate is closed, the counting operation is complete, and an interrupt is generated.



Figure 16-1. IF Counter Block Diagram



#### **IFC MODE REGISTER (IFMOD)**

The IFC mode register (IFMOD) is a 4-bit register that is used to select the input pin and gate time. Setting IFMOD register reset IFC value and IFC gate flag value, and starts IFC operation. You use the IFMOD register to select the AMIF or FMIF input pin and the gate time.

| IFMOD | IFMOD.3 | IFMOD.2 | IFMOD.1 | IFMOD.0 | F9BH |
|-------|---------|---------|---------|---------|------|
|       |         |         |         |         |      |

IFC operation starts when you select AMIF or FMIF as the IFC input pin. The IFMOD register can be read or written by 4-bit RAM control instructions. A reset operation clears all IFMOD values to "0".

#### **Table 16-1. IFMOD Organization**

#### Pin Selection Bits

| IFMOD.3 | IFMOD.2 | Effect of Control Setting                                                                             |
|---------|---------|-------------------------------------------------------------------------------------------------------|
| 0       | 0       | IFC is disable; FMIF/AMIF are pulled down and FMIF/AMIF's feed-back resistor are off.                 |
| 0       | 1       | Enable IFC operation; AMIF pin is selected; FMIF is pulled down and FMIF's feed-back resistor is off. |
| 1       | 0       | Enable IFC operation; FMIF is selected; AMIF is pulled down and AMIF's feedback resistor is off.      |
| 1       | 1       | Enable IFC operation; Both AMIF and FMIF are selected.                                                |

#### **Gate Time Select Bits**

| IFMOD.1 | IFMOD.0 | Select Gate Time   |
|---------|---------|--------------------|
| 0       | 0       | Gate time is 1 ms. |
| 0       | 1       | Gate time is 4 ms. |
| 1       | 0       | Gate time is 8 ms. |
| 1       | 1       | Gate is open       |

#### PLL FLAG REGISTER (PLLREG)

The PLL flag register (PLLREG) is a 4-bit read-only register.

| PLLREG | ULFG | CEFG | IFCFG | 0 | FCAH |
|--------|------|------|-------|---|------|

When IFC operation is started by setting IFMOD, the IFC gate flag (IFCFG) is cleared to "0". After a specified gate time has elapsed, the IFCFG bit is automatically set to "1". This lets you check whether a IFC counting operation has been completed or not.

The IFC interrupt can also be used to check whether or not a IFC counting operation is complete. The reset value of IFCFG is "0".



#### **GATE TIMES**

When you write a value to IFMOD, the IFC gate is opened for a 1-millisecond, 4-millisecond, or 8-millisecond interval, setting with a rising clock edge. When the gate is open, the frequency at the AMIF or FMIF pin is counted by the 16-bit counter. When the gate closes, the IFC gate flag (IFCFG) is set to "1". An interrupt is then generated and the IFC interrupt request flag (IRQIF) is set.

Figure 16-2 shows gate timings with a 1-kHz internal clock.



Figure 16-2. Gate Timing (1,4, or 8 ms)



#### Selecting "Gate Remains Open"

If you select "gate remain open" (IFMOD.0 and IFMOD.1 = "1"), the IFC counts the input signal during the open period of the gate. The gate closes the next time a value is written to IFMOD.



Figure 16-3. Gate Timing (When Open)

When you select "gate remains open" as the gating time, you can control the opening and closing of the gate in one of two ways:

— Set the gate time to a specific interval (1-ms, 4-ms, or 8-ms) by setting bits IFMOD.1 and IFMOD.0.



 Disable IFC operation by clearing bits IFMOD.3 and IFMOD.2 to "0". This method lets the gate remain open, and stops the counting operation.





#### **Gate Time Errors**

A gate time error occurs whenever the gate signals are not synchronized to the interval instruction clock. That is, the IFC does not start counter operation until a rising edge of the gate signal is detected, even though the counter start instruction (setting bits IFMOD.3 and IFMOD.2) has been executed. Therefore, there is a maximum 1-ms timing error (see Figure 16-4).

After you have executed the IFC start instruction, you can check the gate state at any time. Please note, however that the IFC does not actually start its counting operation until stabilization time for the gate control signal has elapsed.



Figure 16-4. Gate Timing (1-ms Error)

#### **Counting Errors**

The IF counter counts the rising edges of the input signal in order to determine the frequency. If the input signal is High level when the gate is open, one additional pulse is counted. When the gate is close, however, counting is not affected by the input signal status. In other words, the counting error is "+1, 0".

### IF COUNTER (IFC) OPERATION

IFMOD register bits 2 and 3 are used to select the input pin and to start or stop IFC counting operation. You stop the counting operation by clearing IFMOD.2 and IFMOD.3 to "0". The IFC retains its previous value until IFMOD register values are specified.

Setting bits IFMOD.3 and IFMOD.2 starts the frequency counting operation. Counting continues as long as the gate is open. The 16-bit counter value is automatically cleared to 0000H after it overflows (at FFFFH), and continues counting from zero. The 16-bit count value (IFCNT1-IFCNT0) can be read by 8-bit RAM control instructions. A reset operation clears the counter to zero.

| IFCNT0 | IFCNT0.7 | IFCNT0.6 | IFCNT0.5 | IFCNT0.4 | IFCNT0.3 | IFCNT0.2 | IFCNT0.1 | IFCNT0.0 |
|--------|----------|----------|----------|----------|----------|----------|----------|----------|
|        |          |          |          |          |          |          |          |          |
| IFCNT1 | IFCNT1.7 | IFCNT1.6 | IFCNT1.5 | IFCNT1.4 | IFCNT1.3 | IFCNT1.2 | IFCNT1.1 | IFCNT1.0 |

When the specified gate open time has elapsed, the gate closes in order to complete the counter operation. At this time, the IFC interrupt request flag (IRQIF) is automatically set to "1" and an interrupt is generated. The IRQIF flag is automatically cleared to "0" when the interrupt is serviced. The IFC gate flag (IFCFG) is set to "1" at the same time the gate is closed. Since the IFCFG flag is cleared to "0" when IFC operation start, you can check the IFCFG flag to determine when IFC operation stops (that is, when the specified gate open time has elapsed).

The frequency applied to FMIF or AMIF pin is counted while the gate is open. The frequency applied to FMIF pin is divided by 2 before counting. The relationship between the count value (N) and input frequencies f<sub>AMIF</sub> and f<sub>FMIF</sub> is shown below.

- FMIF pin input frequency is

$$fFMIF = \frac{N(DEC)}{TG} \times 2$$

when TG = gate time (1 ms, 4 ms, 8 ms)

AMIF pin input frequency is

$$fAMIF = \frac{N (DEC)}{TG}$$

when TG = gate time (1 ms, 4 ms, 8 ms)

Table 16-2 shows the range of frequency that you can apply to the AMIF and FMIF pins.

**Table 16-2. IF Counter Frequency Characteristics** 

| Pin  | Voltage Level               | Frequency Range  |
|------|-----------------------------|------------------|
| AMIF | 300 m V <sub>PP</sub> (min) | 0.1 MHz to 1 MHz |
| FMIF | 300 m V <sub>PP</sub> (min) | 5 MHz to 15 MHz  |



#### INPUT PIN CONFIGURATION

The AMIF and FMIF pins have built-in AC amplifiers (see Figure 16-5). The DC component of the input signal must be stripped off by the external capacitor.

When the AMIF or FMIF pin is selected for the IFC function and the switch is turned on voltage of each pin increases to approximately  $1/2 \text{ V}_{DD}$  after a sufficiently long time. If the pin voltage does not increase to approximately  $1/2 \text{ V}_{DD}$ , the AC amplifier exceeds its operating range, possibly causing an IFC malfunction. To prevent this from occurring, you should program a sufficiently long time delay interval before starting the count operation.



Figure 16-5. AMIF and FMIF Pin Configuration

## PROGRAMMING TIP — Counting the Frequency at the FMIF pin (8-ms Gate Time)

You must insert a time delay before starting an IF counter operation. This time delay ensures the normal operation of the built-in AC amplifier when each pin is selected as a IFC input pin.

|      | SMB<br>(Time delay)<br>LD<br>LD | A,#0AH<br>IFMOD    | ; | Built-in AC amplifier stabilization time  FMIF pin is selected and gate time is set to 8 ms |
|------|---------------------------------|--------------------|---|---------------------------------------------------------------------------------------------|
| LOOP | BTSF<br>JPS<br>•                | IFCG<br>READ       | ; | Start IFC operation Check gate open/close status Jump to READ if gate closes                |
| READ | •<br>JPS<br>(Read IFCNT         | LOOP<br>1, IFCNT0) |   |                                                                                             |

#### IFC DATA CALCULATION

#### Selecting the FMIF pin for IFC Input

First, divide the signal at the FMIF pin by 2, and then apply this value to the IF counter. This means that the IF counter value is equal to one-half of the input signal frequency.

FMIF input frequency ( $f_{FMIF}$ ): 10.7 MHz Gate time ( $T_{G}$ ): 8 ms

IFC counter value (N):

 $N = (f_{FMIF}/2) \times T_{G}$ 

 $= 10.7 \times 10^6 / 2 \times 8 \times 10^{-3}$ 

= 42800 = A730H

Bin Dec IFCNT

| 1      | 0   | 1 | 0 | 0 | 1   | 1 | 1 | 0 | 0 | 1   | 1   | 0 | 0 | 0 | 0 |
|--------|-----|---|---|---|-----|---|---|---|---|-----|-----|---|---|---|---|
|        | A 7 |   |   |   | 3 0 |   |   |   |   |     |     |   |   |   |   |
| IFCNT1 |     |   |   |   |     |   |   |   |   | IFC | NT0 |   |   |   |   |

#### Selecting the AMIF Pin for IFC Input

The signal at AMIF pin is directly input to the IF counter.

AMIF input frequency ( $f_{AMIF}$ ): 450 kHz

Gate time (T<sub>G</sub>): 8 ms

IFC counter value (N):

$$N = (f_{AMIF}) \times T_{G}$$

$$= 450 \times 10^3 \times 8 \times 10^{-3}$$

= 3600

= E10H

Bin Dec IFCNT

|   | 0      | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0    | 1   | 0 | 0 | 0 | 0 |
|---|--------|---|---|---|---|---|---|---|---|---|------|-----|---|---|---|---|
|   | 0      |   |   |   | E | Ē |   | 1 |   |   |      | 0   |   |   |   |   |
| Ī | IFCNT1 |   |   |   |   |   |   |   |   |   | IFCI | NT0 |   |   |   |   |



KS57C3316/P3316 ELECTRICAL DATA

**17** 

# ELECTRICAL DATA

#### **OVERVIEW**

In this section, information on KS57C3316 electrical characteristics is presented as tables and graphics. The information is arranged in the following order:

#### **Standard Electrical Characteristics**

- Absolute maximum ratings
- D.C. electrical characteristics
- System clock oscillator characteristics
- I/O capacitance
- A.C. electrical characteristics
- Operating voltage range

#### **Miscellaneous Timing Waveforms**

- A.C timing measurement point
- Clock timing measurement at X<sub>IN</sub>
- Clock timing measurement at XT<sub>IN</sub>
- Input timing for RESET
- Input timing for external interrupts and Quasi-Interrupts

#### **Stop Mode Characteristics and Timing Waveforms**

- RAM data retention supply voltage in stop mode
- Stop mode release timing when initiated by RESET
- Stop mode release timing when initiated by an interrupt request

ELECTRICAL DATA KS57C3316/P3316

Table 17-1. Absolute Maximum Ratings

 $(T_A = 25 \,^{\circ}C)$ 

| Parameter             | Symbol           | Conditions                   | Rating                         | Units |
|-----------------------|------------------|------------------------------|--------------------------------|-------|
| Supply voltage        | V <sub>DD</sub>  | -                            | - 0.3 to + 6.5                 | V     |
| Input voltage         | V <sub>IN</sub>  | Applies to all I/O ports     | - 0.3 to V <sub>DD</sub> + 0.3 |       |
| Output voltage        | Vo               | -                            | - 0.3 to V <sub>DD</sub> + 0.3 |       |
| Output current high   | I <sub>OH</sub>  | One I/O port active          | - 15                           | mA    |
|                       |                  | All I/O ports active         | -30                            |       |
| Output current low    | I <sub>OL</sub>  | One I/O port active          | + 30 (peak value)              |       |
|                       |                  |                              | + 15 <sup>(note)</sup>         |       |
|                       |                  | Total value for output ports | + 100 (peak value)             |       |
|                       |                  |                              | + 60 *                         |       |
| Operating temperature | T <sub>A</sub>   |                              | - 40 to + 85                   | °C    |
| Storage temperature   | T <sub>STG</sub> |                              | - 65 to + 150                  |       |

**NOTE:** The values for output current low (  $I_{OL}$  ) are calculated as Peak Value  $\times \sqrt{\text{Duty}}\,$  .



KS57C3316/P3316 ELECTRICAL DATA

Table 17-2. D.C. Electrical Characteristics

 $(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C, V_{DD} = 1.8 \,\text{V to } 5.5 \,\text{V})$ 

| Parameter                                           | Symbol           | Conditions                                                                            | Min                  | Тур | Max                 | Units |
|-----------------------------------------------------|------------------|---------------------------------------------------------------------------------------|----------------------|-----|---------------------|-------|
| Input high voltage                                  | V <sub>IH1</sub> | All input pins except those specified below                                           | 0.7 V <sub>DD</sub>  | -   | V <sub>DD</sub>     | V     |
|                                                     | V <sub>IH2</sub> | P0.2, P1, P4.0, P4.2, P5, P6, CE and RESET                                            | 0.8 V <sub>DD</sub>  |     | V <sub>DD</sub>     |       |
|                                                     | V <sup>IH3</sup> | X <sub>N</sub> , X <sub>OUT</sub> , XT <sub>IN</sub> , and XT <sub>OUT</sub>          | V <sub>DD</sub> -0.1 |     | $V_{DD}$            |       |
| Input low voltage                                   | V <sub>IL1</sub> | All input pins except those specified below                                           | _                    | _   | 0.3 V <sub>DD</sub> |       |
|                                                     | V <sub>IL2</sub> | P0.2, P1, P4.0, P4.2, P5, P6, CE and RESET                                            |                      |     | 0.2 V <sub>DD</sub> |       |
|                                                     | V <sub>IL3</sub> | X <sub>N</sub> , X <sub>OUT</sub> , XT <sub>IN</sub> , and XT <sub>OUT</sub>          |                      |     | 0.1                 |       |
| Output high voltage                                 | V <sub>OH1</sub> | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V, EO};$<br>$I_{OH} = -1 \text{ mA}$           | V <sub>DD</sub> -2.0 | _   | V <sub>DD</sub>     |       |
|                                                     | V <sub>OH2</sub> | $V_{DD} = 4.5 \text{ V}$ to 5.5 V;<br>Other output ports;<br>$I_{OH} = -1 \text{ mA}$ | V <sub>DD</sub> -1.0 |     | V <sub>DD</sub>     |       |
| Output low voltage                                  | V <sub>OL1</sub> | $V_{DD} = 4.5 \text{ V}$ to 5.5 V, EO; $I_{OL} = 1 \text{ mA}$ ,                      | _                    | -   | 2.0                 |       |
|                                                     | V <sub>OL2</sub> | $V_{DD}$ = 4.5 V to 5.5 V<br>Other output ports; $I_{OL}$ = 10 mA                     | -                    | _   | 2                   |       |
| Input high leakage current(note)                    | I <sub>LIH</sub> | $V_{IN} = V_{DD}$ All input pins                                                      | _                    | -   | 3                   | μА    |
| Input low<br>leakage<br>current <sup>(note)</sup>   | I <sub>LIL</sub> | V <sub>IN</sub> = 0 V<br>All input pins                                               | _                    | _   | - 3                 |       |
| Output high<br>leakage<br>current <sup>(note)</sup> | I <sub>LOH</sub> | V <sub>OUT</sub> = V <sub>DD</sub><br>All output pins                                 | _                    | _   | 3                   |       |

**NOTE:** Except for  $X_{IN}$ ,  $X_{OUT}$ ,  $XT_{IN}$  and  $XT_{OUT}$ .

17-3

ELECTRICAL DATA KS57C3316/P3316

Table 17-2. D.C. Electrical Characteristics (Continued)

 $(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C, V_{DD} = 1.8 \,\text{V} \text{ to } 5.5 \,\text{V})$ 

| Parameter                            | Symbol            | Conditions                                                                                          | Min                          | Тур                 | Max                          | Units |
|--------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|------------------------------|---------------------|------------------------------|-------|
| V <sub>LC0</sub> output<br>voltage   | V <sub>LC0</sub>  | T <sub>A</sub> = 25 °C                                                                              | 0.6 V <sub>DD</sub> -<br>0.2 | 0.6 V <sub>DD</sub> | 0.6 V <sub>DD</sub><br>+ 0.2 | V     |
| V <sub>LC1</sub> output<br>voltage   | V <sub>LC1</sub>  | $T_A = 25$ °C                                                                                       | 0.4 V <sub>DD</sub> -<br>0.2 | 0.4 V <sub>DD</sub> | 0.4 V <sub>DD</sub><br>+ 0.2 |       |
| V <sub>LC2</sub> output<br>voltage   | V <sub>LC2</sub>  | T <sub>A</sub> = 25 °C                                                                              | 0.2 V <sub>DD</sub> -<br>0.2 | 0.2 V <sub>DD</sub> | 0.2 V <sub>DD</sub><br>+ 0.2 |       |
| COM output<br>voltage<br>deviation   | V <sub>DC</sub>   | $V_{DD} = 5V$ , $(V_{LCO} - COM_{i \ I = 0 - 3})$<br>$IO = \pm 15 \ \mu A \ (I = 0 - 3)$            | _                            | ± 45                | ± 120                        | mV    |
| SEG output<br>voltage<br>deviation   | $V_{DS}$          | $V_{DD} = 5V$ , $(V_{LC0} - COM_{i\ I = 0 - 3})$<br>$IO = \pm 15 \mu\text{A}  (I = 0 - 3)$          |                              | ± 45                | ± 120                        |       |
| LCD output<br>voltage<br>deviation   | R <sub>LCD</sub>  | $T_A = 25$ °C                                                                                       | 70                           | 100                 | 150                          | ΚΩ    |
| Oscillator<br>feed back<br>resistors | R <sub>OSC1</sub> | $V_{DD} = 5.0 \text{ V}, T_A = 25 \text{ °C}$<br>$X_N = V_{DD}, X_{OUT} = 0 \text{ V}$              | 300                          | 600                 | 1500                         |       |
|                                      | R <sub>OSC2</sub> | $V_{DD} = 5.0 \text{ V}, T_{A} = 25 ^{\circ}\text{C}$<br>$XT_{IN} = V_{DD}, XT_{OUT} = 0 \text{ V}$ | 1500                         | 3000                | 4500                         |       |
| Pull-down<br>resistor                | $R_D$             | $V_{DD}$ = 5.0 V, $V_{N}$ = $V_{DD}$ ;<br>VCOFM, VCOAM, AMIF, and FMIF                              | 15                           | 30                  | 45                           |       |
| PII-up Resistor                      | R <sub>L1</sub>   | V <sub>IN</sub> = 0 V; V <sub>DD</sub> = 5 V<br>Ports 1, 2, 3, 4, 5, and 6                          | 25                           | 47                  | 100                          |       |
|                                      |                   | V <sub>DD</sub> = 3 V                                                                               | 50                           | 95                  | 200                          |       |
|                                      | R <sub>L2</sub>   | $V_{IN} = 0 \text{ V}; V_{DD} = 5 \text{ V}$ RESET                                                  | 100                          | 220                 | 400                          |       |
|                                      |                   | V <sub>DD</sub> = 3 V                                                                               | 200                          | 450                 | 800                          |       |

KS57C3316/P3316 ELECTRICAL DATA

Table 17-2. D.C. Electrical Characteristics (Concluded)

 $(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C, V_{DD} = 1.8 \,\text{V} \text{ to } 5.5 \,\text{V})$ 

| Parameter                        | Symbol                          | Conditions                                                                                                                                        |         | Min | Тур | Max | Units |
|----------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|-----|-------|
| Supply<br>Current <sup>(1)</sup> | I <sub>DD1</sub> <sup>(2)</sup> | Main operating, PLL operating:<br>PCON = 0011B, SCMOD = 0000B<br>CE = $V_{DD}$ ;<br>Crystal oscillator<br>C1 = C2 = 22 pF<br>$V_{DD}$ = 5 V ± 10% | 4.5 MHz | -   | 5.5 | 27  | mA    |
|                                  | I <sub>DD2</sub> (2)            | CE Low,                                                                                                                                           | 6.0 MHz | _   | 3.5 | 8   |       |
|                                  |                                 | PCON = 0011B, SCMOD = 0000B<br>CE = 0 V<br>Crystal oscillator<br>C1 = C2 = 22 pF<br>$V_{DD}$ = 5 V ± 10%                                          | 4.5 MHz |     | 2.5 | 5.5 |       |
|                                  |                                 | V <sub>DD</sub> = 3 V ± 10%                                                                                                                       | 6.0 MHz |     | 1.6 | 4   |       |
|                                  |                                 |                                                                                                                                                   | 4.5 MHz |     | 1.2 | 3   |       |
|                                  | I <sub>DD3</sub> (2)            | Main idle mode,                                                                                                                                   | 6.0 MHz | -   | 1.0 | 2.5 |       |
|                                  |                                 | PCON = 0111B, SCMOD =0000B<br>Crystal oscillator<br>C1 = C2 = 22 pF; $V_{DD}$ = 5 V $\pm$ 10%                                                     | 4.5 MHz |     | 0.9 | 2.0 |       |
|                                  |                                 | V <sub>DD</sub> = 3 V ± 10%                                                                                                                       | 6.0 MHz |     | 0.5 | 1.0 |       |
|                                  |                                 |                                                                                                                                                   | 4.5MHz  |     | 0.4 | 0.8 |       |
|                                  | I <sub>DD4</sub> <sup>(2)</sup> | Sub operating mode:<br>PCON = 0011B, SCMOD = 1001B<br>CE = 0 V; $V_{DD}$ = 3 V ± 10%<br>32 kHz crystal oscillator                                 |         | -   | 15  | 30  | uA    |
|                                  | I <sub>DD5</sub> <sup>(2)</sup> | Sub idle mode:<br>PCON = 0111B, SCMOD = 1001B<br>CE = 0 V; $T_A$ = 25 °C; $V_{DD}$ = 3 V $\pm$ 10<br>32 kHz crystal oscillator                    | 0%      | -   | 6   | 15  |       |
|                                  | IDD6 <sup>(2)</sup>             | Stop mode:<br>CPU = fxt/4, SCMOD = 1101B<br>CE = 0 V; $T_A$ = 25 °C; $V_{DD}$ = 5 V ± 10                                                          | 0%      | _   | 0.5 | 3   |       |
|                                  | I <sub>DD7</sub> <sup>(2)</sup> | Stop mode:<br>CPU = fx/4, SCMOD = 0100B<br>$V_{DD}$ = 5 V ± 10% ; $T_A$ = 25 °C                                                                   | _       |     |     |     |       |

#### NOTES:

- 1. Supply current does not include current drawn through internal pull-up resistors and LCD voltage dividing resistors.
- 2. Data includes the power consumption for sub-system clock oscillation.

ELECTRICAL DATA KS57C3316/P3316

Table 17-3. Main System Clock Oscillator Characteristics

$$(T_A = -25 \,^{\circ}C + 85 \,^{\circ}C, V_{DD} = 1.8 \,^{\circ}V \text{ to } 5.5 \,^{\circ}V)$$

| Oscillator            | Clock<br>Configuration | Parameter                                               | Test Condition                                                                              | Min  | Тур | Max | Units |
|-----------------------|------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-----|-------|
| Ceramic<br>Oscillator | XIN XOUT  C1 C2        | Oscillation frequency (1)                               | V <sub>DD</sub> = 2.7 V to 5.5 V                                                            | 0.4  | I   | 6   | MHz   |
|                       |                        | Stabilization time (2)                                  | Stabilization occurs when V <sub>DD</sub> is equal to the minimum oscillator voltage range. | -    | П   | 4   | ms    |
| Crystal<br>Oscillator | XIN XOUT C1 C2         | Oscillation frequency (1)                               | V <sub>DD</sub> = 2.7 V to 5.5 V                                                            | 0.4  | ľ   | 6   | MHz   |
|                       |                        | Stabilization time (2)                                  | V <sub>DD</sub> = 4.5 V to 5.5 V                                                            | -    | _   | 10  | ms    |
|                       |                        |                                                         | $V_{DD} = 1.8 \text{ V} \text{ to } 4.5 \text{ V}$                                          | ı    | ı   | 30  |       |
| External<br>Clock     | XIN XOUT               | X <sub>N</sub> input frequency <sup>(1)</sup>           | _                                                                                           | 0.4  | -   | 6   | MHz   |
|                       |                        | $X_N$ input high and low level width $(t_{XH}, t_{XL})$ | -                                                                                           | 83.3 | -   | -   | ns    |

#### NOTES:

- 1. Oscillation frequency and  $\mathbf{X}_{\mathbf{N}}$  input frequency data are for oscillator characteristics only.
- 2. Stabilization time is the interval required for oscillator stabilization after a power-on occurs, or when stop mode is terminated.



KS57C3316/P3316 ELECTRICAL DATA

Table 17-4. Subsystem Clock Oscillator Characteristics

$$(T_A = -25 \,^{\circ}C + 85 \,^{\circ}C, V_{DD} = 1.8 \,^{\circ}V \text{ to } 5.5 \,^{\circ}V)$$

| Oscillator            | Clock<br>Configuration | Parameter                                                                              | Test Condition                   | Min | Тур    | Max | Units |
|-----------------------|------------------------|----------------------------------------------------------------------------------------|----------------------------------|-----|--------|-----|-------|
| Crystal<br>Oscillator | XTIN XTOUT C1 C2       | Oscillation frequency (1)                                                              |                                  | 32  | 32.768 | 35  | kHz   |
|                       |                        | Stabilization time (2)                                                                 | V <sub>DD</sub> = 2.7 V to 5.5 V | _   | 1.0    | 2   | S     |
|                       |                        |                                                                                        | V <sub>DD</sub> = 1.8 V to 4.5 V | _   | _      | 10  |       |
| External<br>Clock     | XTIN XTOUT             | XT <sub>IN</sub> input frequency <sup>(1)</sup>                                        | _                                | 32  | -      | 100 | kHz   |
|                       |                        | XT <sub>IN</sub> input high and low level width (t <sub>XTL</sub> , t <sub>XTH</sub> ) | -                                | 5   | -      | 15  | μs    |

#### NOTES:

- $1. \quad \text{Oscillation frequency and } \text{XT}_{\text{IN}} \text{input frequency data are for oscillator characteristics only}.$
- 2. Stabilization time is the interval required for oscillator stabilization after a power-on occurs.

ELECTRICAL DATA KS57C3316/P3316

Table 17-5. Input/Output Capacitance

$$(T_A = 25 \, ^{\circ}C, V_{DD} = 0 \, V)$$

| Parameter          | Symbol           | Condition                                                                 | Min | Тур | Max | Units |
|--------------------|------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| Input capacitance  | C <sub>IN</sub>  | f <sub>CLK</sub> = 1 MHz; Unmeasured pins are returned to V <sub>SS</sub> | _   | _   | 15  | pF    |
| Output capacitance | C <sub>OUT</sub> |                                                                           | _   | _   | 15  | pF    |
| I/O capacitance    | C <sub>IO</sub>  |                                                                           | _   | -   | 15  | pF    |

#### Table 17-6. A.C. Electrical Characteristics

$$(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C, V_{DD} = 1.8 \, V \text{ to } 5.5 \, V)$$

| Parameter                       | Symbol                                | Conditions                                         | Min  | Тур | Max | Units |
|---------------------------------|---------------------------------------|----------------------------------------------------|------|-----|-----|-------|
| Instruction cycle               | t <sub>CY</sub>                       | $V_{DD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}$ | 0.67 | _   | 64  | μs    |
| time <sup>(1)</sup>             |                                       | V <sub>DD</sub> = 1.8 V to 5.5 V                   | 1.3  |     | 64  |       |
| Interrupt input                 | t <sub>INTH</sub> , t <sub>INTL</sub> | INTO                                               | (2)  | -   | -   | μs    |
| high, low width                 |                                       | INT1, INT2, INT4, KS0-KS2                          | 10   |     |     |       |
| RESET and CE<br>Input Low Width | t <sub>RSL</sub>                      | Input                                              | 10   | 1   | _   | μs    |

#### NOTES:

- 1. Unless otherwise specified, Instruction Cycle Time condition values assume a main system clock/4 (fx/4) source.
- 2. Minimum value for INT0 is based on a clock of  $2t_{CY}$  or 128/fxx as assigned by the IMOD0 register setting.

#### Table 17-6. A.C. Electrical Characteristics (Continued)

$$(T_A = -10 \,^{\circ}C \text{ to } + 70 \,^{\circ}C, V_{DD} = 3.5 \,^{\circ}V \text{ to } 5.5 \,^{\circ}V)$$

| Parameter                    | Symbol           | Conditions     | Min      | Тур                      | Max      | Units |
|------------------------------|------------------|----------------|----------|--------------------------|----------|-------|
| A/D converting<br>Resolution | ı                | -              | ı        | 8                        | ı        | bits  |
| Absolute accuracy            | -                | -              | -        | -                        | ± 2      | LSB   |
| AD conversion time           | t <sub>CON</sub> | -              | 17       | 34/fxx <sup>(note)</sup> | -        | μs    |
| Analog input voltage         | V <sub>IAN</sub> | -              | $V_{SS}$ | _                        | $V_{DD}$ | V     |
| Analog input impedance       | R <sub>AN</sub>  | $V_{DD} = 5 V$ | 2        | 1000                     | _        | MΩ    |

**NOTE:** fxx stands for the system clock (fx or fxt).



KS57C3316/P3316 ELECTRICAL DATA

## Table 17-6. A.C. Electrical Characteristics (Continued)

 $(T_A = -25 \,^{\circ}C \, \text{ to } + 85 \,^{\circ}C, \, V_{DD} = 2.5 \, \text{V} \, \text{ to } 3.5 \, \text{V or } V_{DD} = 4.0 \, \text{V} \, \text{ to } 5.5 \, \text{V})$ 

| Parameter                                                         | Symbol             | Conditions                                                            | Min | Тур | Max             | Units |
|-------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------|-----|-----|-----------------|-------|
| VCOFM, VCOAM,<br>FMIF and AMIF<br>Input Voltage<br>(Peak to Peak) | V <sub>IN</sub>    | Sine wave input                                                       | 0.3 | -   | V <sub>DD</sub> | V     |
| Frequency                                                         | fV <sub>COAM</sub> | VCOAM mode, sine wave input;<br>V <sub>IN</sub> = 0.3V <sub>P-P</sub> | 0.5 | -   | 30              | MHz   |
|                                                                   | fV <sub>COFM</sub> | VCOFM mode, sine wave input; $V_{IN} = 0.3V_{P-P}$                    | 30  |     | 150             |       |
|                                                                   | f <sub>AMIF</sub>  | AMIF mode, sine wave input; $V_{IN}$ = 0.3V <sub>P-P</sub>            | 0.1 |     | 1.0             |       |
|                                                                   | f <sub>FMIF</sub>  | FMIF mode, sine wave input;<br>$V_{IN} = 0.3V_{P-P}$                  | 5   |     | 15              |       |

ELECTRICAL DATA KS57C3316/P3316

Table 17-6. A.C. Electrical Characteristics (Concluded)

 $(T_A = -25 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, V_{DD} = 1.8 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ 

| Parameter                             | Symbol                              | Conditions                                              | Min                     | Тур | Max  | Units |
|---------------------------------------|-------------------------------------|---------------------------------------------------------|-------------------------|-----|------|-------|
| Instruction cycle time <sup>(1)</sup> | t <sub>CY</sub>                     | $V_{DD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}$      | 0.67                    | _   | 64   | μs    |
|                                       |                                     | $V_{DD} = 1.8 \text{ V} \text{ to } 5.5 \text{ V}$      | 1.3                     | _   | 64   |       |
|                                       |                                     | With subsystem clock (fxt)                              | 114                     | 122 | 125  |       |
| TCL0 input frequency                  | f⊤ı                                 | V <sub>DD</sub> = 2.7 V to 5.5 V                        | 0                       | _   | 1.5  | MHz   |
|                                       |                                     | $V_{DD} = 1.8 \text{ V} \text{ to } 5.5 \text{ V}$      |                         |     | 1    |       |
| TCL0 input high, low width            | t <sub>TIH</sub> , t <sub>TIL</sub> | $V_{DD} = 2.7. V \text{ to } 5.5 V$                     | 0.48                    | -   | _    | μs    |
|                                       |                                     | V <sub>DD</sub> = 1.8. V to 5.5 V                       | 1.8                     |     |      |       |
| SCK cycle time                        | t <sub>KCY</sub>                    | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 800                     | -   | _    | ns    |
|                                       |                                     | Internal SCK source                                     | 650                     |     |      |       |
|                                       |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source | 3200                    |     |      |       |
|                                       |                                     | Internal SCK source                                     | 3800                    |     |      |       |
| SCK high, low width                   | t <sub>KH</sub> , t <sub>KL</sub>   | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 400                     | _   | _    | -     |
|                                       |                                     | Internal SCK source                                     | t <sub>KCY</sub> /2- 50 |     |      |       |
|                                       |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source | 1600                    |     |      |       |
|                                       |                                     | Internal SCK source                                     | t <sub>KCY</sub> /2-150 |     |      |       |
| SI setup time to                      | t <sub>SIK</sub>                    | External SCK source                                     | 100                     | _   | _    |       |
| SCK high                              |                                     | Internal SCK source                                     | 150                     |     |      |       |
| SI hold time to                       | t <sub>KSI</sub>                    | External SCK source                                     | 400                     | _   | _    |       |
| SCK high                              |                                     | Internal SCK source                                     | 400                     |     |      |       |
| Output delay for SCK to SO            | t <sub>KSO</sub>                    | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | -                       | -   | 300  |       |
|                                       |                                     | Internal SCK source                                     |                         |     | 250  |       |
|                                       |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source |                         |     | 1000 |       |
|                                       |                                     | Internal SCK source                                     |                         |     | 1000 | 1     |

**NOTE:** Unless otherwise specified, Instruction Cycle Time condition values assume a main system clock/4 (fx/4) source.



KS57C3316/P3316 ELECTRICAL DATA



Figure 17-1. Standard Operating Voltage Range

Table 17-7. RAM Data Retention Supply Voltage in Stop Mode

$$(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C)$$

| Parameter                     | Symbol            | Conditions                | Min | Тур | Max | Unit |
|-------------------------------|-------------------|---------------------------|-----|-----|-----|------|
| Data retention supply voltage | $V_{DDDR}$        | Normal operation          | 1.8 | -   | 5.5 | V    |
| Data retention supply current | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 1.8 V | _   | 0.1 | 1   | μΑ   |

ELECTRICAL DATA KS57C3316/P3316

#### **TIMING WAVEFORMS**



Figure 17-2. Stop Mode Release Timing When Initiated by RESET



Figure 17-3. Stop Mode Release Timing When Initiated by an Interrupt Request

KS57C3316/P3316 ELECTRICAL DATA



Figure 17-4. A.C. Timing Measurement Points (Except for  $X_{\text{IN}}$  and  $XT_{\text{IN}}$ )



Figure 17-5. Clock Timing Measurement at  $\mathbf{X}_{\text{IN}}$ 



Figure 17-6. Clock Timing Measurement at  $XT_{IN}$ 

ELECTRICAL DATA KS57C3316/P3316



Figure 17-7. Input Timing for RESET Signal



Figure 17-8. Input Timing for External Interrupts and Quasi-Interrupts

KS57C3316/P3316 MECHANICAL DATA

# 18

# **MECHANICAL DATA**

#### **OVERVIEW**

This section contains the following information about the device package:

- Package dimensions in millimeters
- Pad diagram
- Pad/pin coordinate data table



Figure 18-1. 80-QFP-1420C Package Dimensions



MECHANICAL DATA KS57C3316/P3316

## **NOTES**



S3C7335/P7335 S3P7335 OTP

19

# S3P7335 OTP

#### **OVERVIEW**

The S3P7335 single-chip CMOS microcontroller is the OTP (One Time Programmable) version of the S3C7335 microcontroller. It has an on-chip EPROM instead of masked ROM. The EPROM is accessed by a serial data format.

The S3P7335 is fully compatible with the S3C7335, both in function and in pin configuration. Because of its simple programming requirements, the S3P7335 is ideal for use as an evaluation chip for the S3C7335.





Figure 19-1. S3P7335 Pin Assignments (80-QFP)

S3C7335/P7335 S3P7335 OTP

Table 19-1. Pin Descriptions Used to Read/Write the EPROM

| Main Chip                         |                                   |         |     | During Programming                                                                                                                                                                         |
|-----------------------------------|-----------------------------------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                          | Pin Name                          | Pin No. | I/O | Function                                                                                                                                                                                   |
| P6.2                              | SDAT                              | 10      | I/O | Serial data pin. Output port when reading and input port when writing. Can be assigned as a Input or push-pull output port.                                                                |
| P6.3                              | SCLK                              | 11      | I/O | Serial clock pin. Input only pin.                                                                                                                                                          |
| TEST                              | V <sub>PP</sub> (TEST)            | 16      | I   | Power supply pin for EPROM cell writing (indicates that OTP enters into the writing mode). When 12.5 V is applied, OTP is in writing mode and when 5 V is applied, OTP is in reading mode. |
| RESET                             | RESET                             | 19      | I   | Chip initialization                                                                                                                                                                        |
| V <sub>DD</sub> / V <sub>SS</sub> | V <sub>DD</sub> / V <sub>SS</sub> | 12/13   | I   | Logic power supply pin. V <sub>DD</sub> should be tied to +5 V during programming.                                                                                                         |

Table 19-2. Comparison of S3P7335 and S3C7335 Features

| Characteristic                       | S3P7335                                                                    | S3C7335                                                                    |
|--------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Program Memory                       | 16K bytes EPROM                                                            | 16K bytes mask ROM                                                         |
| Operating Voltage (V <sub>DD</sub> ) | 1.8 V to 5.5 V<br>2.5 V to 3.5 V or 4.0 V to 5.5 V<br>at PLL/IFC operation | 1.8 V to 5.5 V<br>2.5 V to 3.5 V or 4.0 V to 5.5 V<br>at PLL/IFC operation |
| OTP Programming Mode                 | V <sub>DD</sub> = 5 V, V <sub>PP</sub> (TEST) = 12.5 V                     | -                                                                          |
| Pin Configuration                    | 80 QFP                                                                     | 80 QFP                                                                     |
| EPROM Programmability                | User Program 1 time                                                        | Programmed at the factory                                                  |

# **OPERATING MODE CHARACTERISTICS**

When 12.5 V is supplied to the Vpp (TEST) pin of the S3P7335, the EPROM programming mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 17-3 below.

**Table 19-3. Operating Mode Selection Criteria** 

| V <sub>DD</sub> | Vpp(TEST) | REG/MEM | Address(A15-A0) | R/W | Mode                  |
|-----------------|-----------|---------|-----------------|-----|-----------------------|
| 5 V             | 5 V       | 0       | 0000H           | 1   | EPROM read            |
|                 | 12.5 V    | 0       | 0000H           | 0   | EPROM program         |
|                 | 12.5 V    | 0       | 0000H           | 1   | EPROM verify          |
|                 | 12.5 V    | 1       | 0E3FH           | 0   | EPROM read protection |

**NOTE:** "0" means low level; "1" means high level.



**Table 19-4. D.C. Electrical Characteristics** 

 $(T_A = -40 \, ^{\circ}C \, to \, +85 \, ^{\circ}C, \, V_{DD} = \, 1.8 \, V \, to \, 5.5 \, V)$ 

| Parameter                                          | Symbol           | Conditions                                                                    | Min                  | Тур | Max                 | Units |
|----------------------------------------------------|------------------|-------------------------------------------------------------------------------|----------------------|-----|---------------------|-------|
| Input high voltage                                 | V <sub>IH1</sub> | All input pins except those specified below                                   | 0.7 V <sub>DD</sub>  | _   | V <sub>DD</sub>     | V     |
|                                                    | V <sub>IH2</sub> | P0.2, P1, P4.0, P4.2, P5, P6, CE and RESET                                    | 0.8 V <sub>DD</sub>  |     | V <sub>DD</sub>     |       |
|                                                    | V <sub>IH3</sub> | X <sub>IN</sub> , X <sub>OUT</sub> , XT <sub>IN</sub> , and XT <sub>OUT</sub> | V <sub>DD</sub> -0.1 |     | V <sub>DD</sub>     |       |
| Input low voltage                                  | V <sub>IL1</sub> | All input pins except those specified below                                   | -                    | _   | 0.3 V <sub>DD</sub> |       |
|                                                    | V <sub>IL2</sub> | P0.2, P1, P4.0, P4.2, P5, P6, CE and RESET                                    |                      |     | 0.2 V <sub>DD</sub> |       |
|                                                    | V <sub>IL3</sub> | $X_{\rm IN},~X_{\rm OUT},~XT_{\rm IN},$ and $XT_{\rm OUT}$                    | ]                    |     | 0.1                 |       |
| Output high voltage                                | V <sub>OH1</sub> | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V, EO};$<br>$I_{OH} = -1 \text{ mA}$   | V <sub>DD</sub> -2.0 | _   | V <sub>DD</sub>     |       |
|                                                    | V <sub>OH2</sub> | $V_{DD}$ = 4.5 V to 5.5 V;<br>Other output ports;<br>$I_{OH}$ = -1 mA         | V <sub>DD</sub> -1.0 |     | V <sub>DD</sub>     |       |
| Output low voltage                                 | V <sub>OL1</sub> | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V, EO};$<br>$I_{OL} = 1 \text{ mA},$   | -                    | _   | 2.0                 |       |
|                                                    | V <sub>OL2</sub> | $V_{DD}$ = 4.5 V to 5.5 V<br>Other output ports; $I_{OL}$ = 10 mA             | -                    | _   | 2                   |       |
| Input high<br>leakage<br>current <sup>(note)</sup> | I <sub>LIH</sub> | V <sub>IN</sub> = V <sub>DD</sub><br>All input pins                           | -                    | -   | 3                   | μΑ    |
| Input low<br>leakage<br>current <sup>(note)</sup>  | I <sub>LIL</sub> | V <sub>IN</sub> = 0 V<br>All input pins                                       | _                    | _   | -3                  |       |
| Output high leakage current <sup>(note)</sup>      | I <sub>LOH</sub> | V <sub>OUT</sub> = V <sub>DD</sub><br>All output pins                         | _                    | _   | 3                   |       |
| Output low<br>leakage<br>current <sup>(note)</sup> | I <sub>LOL</sub> | V <sub>OUT</sub> = 0 V<br>All output pins                                     | _                    | _   | -3                  |       |

 $\textbf{NOTE:} \quad \text{Except for } X_{\text{IN}}, X_{\text{OUT}}, XT_{\text{IN}}, \text{ and } XT_{\text{OUT}}$ 



Table 19-4. D.C. Electrical Characteristics (Continued)

( $T_A = -40~^{\circ}C$  to +85  $^{\circ}C$ ,  $V_{DD} = 1.8~V$  to 5.5 V)

| Parameter                            | Symbol            | Conditions                                                                                          | Min                          | Тур                 | Max                          | Units |
|--------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|------------------------------|---------------------|------------------------------|-------|
| V <sub>LC0</sub> output voltage      | V <sub>LC0</sub>  | T <sub>A</sub> = 25 °C                                                                              | 0.6 V <sub>DD</sub> -<br>0.2 | 0.6 V <sub>DD</sub> | 0.6 V <sub>DD</sub><br>+ 0.2 | V     |
| V <sub>LC1</sub> output voltage      | V <sub>LC1</sub>  | $T_A = 25$ °C                                                                                       | 0.4 V <sub>DD</sub> -<br>0.2 | 0.4 V <sub>DD</sub> | 0.4 V <sub>DD</sub><br>+ 0.2 |       |
| V <sub>LC2</sub> output voltage      | V <sub>LC2</sub>  | T <sub>A</sub> = 25 °C                                                                              | 0.2 V <sub>DD</sub> -<br>0.2 | 0.2 V <sub>DD</sub> | 0.2 V <sub>DD</sub><br>+ 0.2 |       |
| COM output voltage deviation         | V <sub>DC</sub>   | $V_{DD} = 5V$ , $(V_{LC0} - COM_{i \ I = 0 - 3})$<br>$IO = \pm 15 \ \mu A \ (I = 0 - 3)$            | _                            | ± 45                | ± 120                        | mV    |
| SEG output voltage deviation         | V <sub>DS</sub>   | $V_{DD} = 5V$ , $(V_{LC0} - COM_{i \ I = 0 - 3})$<br>$IO = \pm 15 \ \mu A \ (I = 0 - 3)$            |                              | ± 45                | ± 120                        |       |
| LCD output voltage deviation         | R <sub>LCD</sub>  | $T_A = 25$ °C                                                                                       | 70                           | 100                 | 150                          | kΩ    |
| Oscillator<br>feed back<br>resistors | R <sub>OSC1</sub> | $V_{DD} = 5.0 \text{ V}, T_A = 25 \text{ °C}$<br>$X_{IN} = V_{DD}, X_{OUT} = 0 \text{ V}$           | 300                          | 600                 | 1500                         |       |
|                                      | R <sub>OSC2</sub> | $V_{DD} = 5.0 \text{ V}, T_{A} = 25 ^{\circ}\text{C}$<br>$XT_{IN} = V_{DD}, XT_{OUT} = 0 \text{ V}$ | 1500                         | 3000                | 4500                         |       |
| Pull-down resistor                   | R <sub>D</sub>    | V <sub>DD</sub> = 5.0 V, V <sub>IN</sub> = V <sub>DD</sub> ;<br>VCOFM, VCOAM, AMIF, and FMIF        | 15                           | 30                  | 45                           |       |
| Pull-up<br>resistor                  | R <sub>L1</sub>   | $V_{IN} = 0 \text{ V}; V_{DD} = 5 \text{ V}$<br>Ports 1, 2, 3, 4, 5, and 6                          | 25                           | 47                  | 100                          |       |
|                                      |                   | V <sub>DD</sub> = 3 V                                                                               | 50                           | 95                  | 200                          |       |
|                                      | R <sub>L2</sub>   | $V_{IN} = 0 \text{ V}; V_{DD} = 5 \text{ V}$ RESET                                                  | 100                          | 220                 | 400                          |       |
|                                      |                   | V <sub>DD</sub> = 3 V                                                                               | 200                          | 450                 | 800                          |       |

Table 19-4. D.C. Electrical Characteristics (Concluded)

(T<sub>A</sub> = -40 °C to +85 °C, V<sub>DD</sub> = 1.8 V to 5.5 V)

| Parameter                        | Symbol                          | Conditions                                                                                                                         |         | Min | Тур | Max | Units |
|----------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|-----|-------|
| Supply<br>Current <sup>(1)</sup> | I <sub>DD1</sub> <sup>(2)</sup> | Main operating:<br>PCON = 0011B, SCMOD = 0000B<br>CE = $V_{DD}$ ;<br>Crystal oscillator<br>C1 = C2 = 22 pF<br>$V_{DD}$ = 5 V ± 10% | 4.5 MHz | -   | 5.5 | 27  | mA    |
|                                  | I <sub>DD2</sub> (2)            | CE Low mate:                                                                                                                       | 6.0 MHz | _   | 3.5 | 8   |       |
|                                  |                                 | PCON = 0011B, SCMOD = 0000B<br>CE = 0 V<br>Crystal oscillator<br>C1 = C2 = 22 pF<br>$V_{DD}$ = 5 V ± 10%                           | 4.5 MHz |     | 2.5 | 5.5 |       |
|                                  |                                 | V <sub>DD</sub> = 3 V ± 10%                                                                                                        | 6.0 MHz |     | 1.6 | 4   | 1     |
|                                  |                                 |                                                                                                                                    | 4.5 MHz |     | 1.2 | 3   | 1     |
|                                  | I <sub>DD3</sub> (2)            | Main idle mode:                                                                                                                    | 6.0 MHz | _   | 1.0 | 2.5 |       |
|                                  |                                 | PCON = 0111B, SCMOD =0000B<br>Crystal oscillator<br>C1 = C2 = 22 pF<br>$V_{DD}$ = 5 V $\pm$ 10%                                    | 4.5 MHz |     | 0.9 | 2.0 |       |
|                                  |                                 | V <sub>DD</sub> = 3 V ± 10%                                                                                                        | 6.0 MHz |     | 0.5 | 1.0 | 1     |
|                                  |                                 |                                                                                                                                    | 4.5MHz  |     | 0.4 | 0.8 | 1     |
|                                  | I <sub>DD4</sub> <sup>(2)</sup> | Sub operating mode: PCON = 0011B, SCMOD = 1001B CE = 0 V; V <sub>DD</sub> = 3 V ± 10% 32 kHz crystal oscillator                    | •       | _   | 15  | 30  | uA    |
|                                  | I <sub>DD5</sub> <sup>(2)</sup> | Sub idle mode:<br>PCON = 0111B, SCMOD = 1001B<br>CE = 0 V;<br>$V_{DD}$ = 3 V ± 10%<br>32 kHz crystal oscillator                    |         | -   | 6   | 15  |       |
|                                  | IDD6 <sup>(2)</sup>             | Stop mode:<br>CPU = fxt/4, SCMOD = 1101B<br>CE = 0 V;<br>V <sub>DD</sub> = 5 V ± 10%                                               |         | -   | 0.5 | 3   |       |
|                                  | I <sub>DD7</sub> <sup>(2)</sup> | Stop mode:<br>CPU = fx/4, SCMOD = 0100B<br>$V_{DD}$ = 5 V ± 10%                                                                    |         | _   |     |     |       |

## NOTES:

- 1. Supply current does not include current drawn through internal pull-up resistors and LCD voltage dividing resistors.
- 2. Data includes the power consumption for sub-system clock oscillation.



Table 19-5. Main System Clock Oscillator Characteristics

$$(T_A = -40 \,^{\circ}C + 85 \,^{\circ}C, V_{DD} = 1.8 \,^{\circ}V \text{ to } 5.5 \,^{\circ}V)$$

| Oscillator            | Clock<br>Configuration | Parameter                                                                           | Test Condition                                                                              | Min  | Тур | Max | Units |
|-----------------------|------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-----|-------|
| Ceramic<br>Oscillator | XIN XOUT  C1 C2        | Oscillation frequency (1)                                                           | V <sub>DD</sub> = 2.7 V to 5.5 V                                                            | 0.4  | -   | 6   | MHz   |
|                       |                        | Stabilization time (2)                                                              | Stabilization occurs when V <sub>DD</sub> is equal to the minimum oscillator voltage range. | ı    | _   | 4   | ms    |
| Crystal<br>Oscillator | XIN XOUT  C1 C2        | Oscillation frequency (1)                                                           | V <sub>DD</sub> = 2.7 V to 5.5 V                                                            | 0.4  | -   | 6   | MHz   |
|                       |                        | Stabilization time (2)                                                              | V <sub>DD</sub> = 4.5 V to 5.5 V                                                            | _    | -   | 10  | ms    |
|                       |                        |                                                                                     | $V_{DD} = 1.8 \text{ V} \text{ to } 4.5 \text{ V}$                                          | 1    | _   | 30  |       |
| External<br>Clock     | XIN XOUT               | X <sub>IN</sub> input frequency <sup>(1)</sup>                                      | _                                                                                           | 0.4  | _   | 6   | MHz   |
|                       |                        | X <sub>IN</sub> input high and low level width (t <sub>XH</sub> , t <sub>XL</sub> ) | -                                                                                           | 83.3 | -   | -   | ns    |

## NOTES:

- 1. Oscillation frequency and  $X_{IN}$  input frequency data are for oscillator characteristics only.
- 2. Stabilization time is the interval required for oscillator stabilization after a power-on occurs, or when stop mode is terminated.

Table 19-6. Subsystem Clock Oscillator Characteristics

$$(T_A = -40 \, ^{\circ}C + 85 \, ^{\circ}C, V_{DD} = 1.8 \, V \text{ to } 5.5 \, V)$$

| Oscillator            | Clock<br>Configuration | Parameter                                                                              | Test Condition                             | Min | Тур    | Max | Units |
|-----------------------|------------------------|----------------------------------------------------------------------------------------|--------------------------------------------|-----|--------|-----|-------|
| Crystal<br>Oscillator | XTIN XTOUT  C1 C2      | Oscillation frequency<br>(1)                                                           |                                            | 32  | 32.768 | 35  | kHz   |
|                       |                        | Stabilization time (2)                                                                 | V <sub>DD</sub> = 2.7 V to 5.5 V           | ı   | 1.0    | 2   | S     |
|                       |                        |                                                                                        | $V_{DD} = 1.8 \text{ V to } 4.5 \text{ V}$ | 1   | 1      | 10  |       |
| External<br>Clock     | XT IN XTOUT            | XT <sub>IN</sub> input frequency <sup>(1)</sup>                                        | 1                                          | 32  | I      | 100 | kHz   |
|                       |                        | XT <sub>IN</sub> input high and low level width (t <sub>XTL</sub> , t <sub>XTH</sub> ) | -                                          | 5   | _      | 15  | μѕ    |

#### NOTES

- 1. Oscillation frequency and  ${\rm XT}_{
  m IN}$  input frequency data are for oscillator characteristics only.
- 2. Stabilization time is the interval required for oscillator stabilization after a power-on occurs.



S3C7335/P7335 S3P7335 OTP

Table 19-7. Input/Output Capacitance

$$(T_A = 25 \, ^{\circ}C, V_{DD} = 0 \, V)$$

| Parameter          | Symbol           | Condition                                                                 | Min | Тур | Max | Units |
|--------------------|------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| Input capacitance  | C <sub>IN</sub>  | f <sub>CLK</sub> = 1 MHz; Unmeasured pins are returned to V <sub>SS</sub> | -   | -   | 15  | pF    |
| Output capacitance | C <sub>OUT</sub> |                                                                           | ı   | ı   | 15  | pF    |
| I/O capacitance    | C <sub>IO</sub>  |                                                                           | _   | _   | 15  | pF    |

#### Table 19-8. A.C. Electrical Characteristics

$$(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, \, V_{DD} = 1.8 \, \text{V} \text{ to } 5.5 \, \text{V})$$

| Parameter                       | Symbol                                | Conditions                                         | Min  | Тур | Max | Units |
|---------------------------------|---------------------------------------|----------------------------------------------------|------|-----|-----|-------|
| Instruction cycle               | t <sub>CY</sub>                       | $V_{DD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}$ | 0.67 | _   | 64  | μs    |
| time <sup>(1)</sup>             |                                       | V <sub>DD</sub> = 1.8 V to 5.5 V                   | 1.3  |     | 64  |       |
| Interrupt input                 | t <sub>INTH</sub> , t <sub>INTL</sub> | INTO                                               | (2)  | -   | -   | μs    |
| high, low width                 |                                       | INT1, INT2, INT4, KS0-KS2                          | 10   |     |     |       |
| RESET and CE<br>Input Low Width | t <sub>RSL</sub>                      | Input                                              | 10   | 1   | -   | μs    |

#### NOTES:

- 1. Unless otherwise specified, Instruction Cycle Time condition values assume a main system clock/4 (fx/4) source.
- 2. Minimum value for INT0 is based on a clock of  $2t_{CY}$  or 128/fxx as assigned by the IMOD0 register setting.

## Table 19-8. A.C. Electrical Characteristics (continued)

$$(T_A = -10 \,^{\circ}\text{C} \text{ to } + 70 \,^{\circ}\text{C}, \, V_{DD} = 3.5 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$$

| Parameter                    | Symbol           | Conditions            | Min             | Тур                      | Max             | Units |
|------------------------------|------------------|-----------------------|-----------------|--------------------------|-----------------|-------|
| A/D converting<br>Resolution | -                | _                     | _               | 8                        | -               | bits  |
| Absolute accuracy            | _                | _                     | _               | _                        | ± 2             | LSB   |
| AD conversion time           | t <sub>CON</sub> | -                     | 17              | 34/fxx <sup>(note)</sup> | -               | μs    |
| Analog input voltage         | V <sub>IAN</sub> | _                     | V <sub>SS</sub> | -                        | V <sub>DD</sub> | V     |
| Analog input impedance       | R <sub>AN</sub>  | V <sub>DD</sub> = 5 V | 2               | 1000                     | -               | ΜΩ    |

**NOTE:** fxx stands for the system clock (fx or fxt).

Table 19-8. A.C. Electrical Characteristics (Continued)

 $(T_A = -40 \, ^{\circ}\text{C} \text{ to } + 85 \, ^{\circ}\text{C}, \, V_{DD} = 2.5 \, \text{V} \text{ to } 3.5 \, \text{V or } V_{DD} = 4.0 \, \text{V} \text{ to } 5.5 \, \text{V})$ 

| Parameter                                                         | Symbol             | Conditions                                                   | Min | Тур | Max             | Units |
|-------------------------------------------------------------------|--------------------|--------------------------------------------------------------|-----|-----|-----------------|-------|
| VCOFM, VCOAM,<br>FMIF and AMIF<br>Input Voltage<br>(Peak to Peak) | V <sub>IN</sub>    | Sine wave input                                              | 0.3 | -   | V <sub>DD</sub> | V     |
| Frequency                                                         | fV <sub>COAM</sub> | VCOAM mode, sine wave input;<br>$V_{IN} = 0.3V_{P-P}$        | 0.5 | _   | 30              | MHz   |
|                                                                   | fV <sub>COFM</sub> | VCOFM mode, sine wave input;<br>$V_{IN} = 0.3V_{P-P}$        | 30  |     | 150             |       |
|                                                                   | f <sub>AMIF</sub>  | AMIF mode, sine wave input; $V_{IN}$ = $0.3V_{P-P}$          | 0.1 |     | 1.0             |       |
|                                                                   | f <sub>FMIF</sub>  | FMIF mode, sine wave input; $V_{\rm IN}$ = 0.3 $V_{\rm P-P}$ | 5   |     | 15              |       |

Table 19-8. A.C. Electrical Characteristics (continued)

 $(T_A = -40 \,^{\circ}C \text{ to } + 85 \,^{\circ}C, \, V_{DD} = 1.8 \,^{\circ}V \text{ to } 5.5 \,^{\circ}V)$ 

| Parameter                             | Symbol                              | Conditions                                               | Min                     | Тур | Max  | Units |
|---------------------------------------|-------------------------------------|----------------------------------------------------------|-------------------------|-----|------|-------|
| Instruction cycle time <sup>(1)</sup> | t <sub>CY</sub>                     | V <sub>DD</sub> = 2.7 V to 5.5 V                         | 0.67                    | _   | 64   | μs    |
|                                       |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V                         | 1.3                     | _   | 64   |       |
|                                       |                                     | With subsystem clock (fxt)                               | 114                     | 122 | 125  | -     |
| TCL0 input frequency                  | f∏                                  | V <sub>DD</sub> = 2.7 V to 5.5 V                         | 0                       | -   | 1.5  | MHz   |
|                                       |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V                         |                         |     | 1    |       |
| TCL0 input high, low width            | t <sub>TIH</sub> , t <sub>TIL</sub> | V <sub>DD</sub> = 2.7. V to 5.5 V                        | 0.48                    | -   | -    | μs    |
|                                       |                                     | V <sub>DD</sub> = 1.8. V to 5.5 V                        | 1.8                     |     |      |       |
| SCK cycle time                        | t <sub>KCY</sub>                    | $V_{DD} = 2.7 \text{ V}$ to 5.5 V<br>External SCK source | 800                     | -   | _    | ns    |
|                                       |                                     | Internal SCK source                                      | 650                     |     |      |       |
|                                       |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V                         | 3200                    |     |      |       |
|                                       |                                     | External SCK source                                      |                         |     |      |       |
|                                       |                                     | Internal SCK source                                      | 3800                    |     |      |       |
| SCK high, low                         | t <sub>KH</sub> , t <sub>KL</sub>   | $V_{DD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}$       | 400                     | _   | _    |       |
| width                                 |                                     | External SCK source                                      |                         |     |      |       |
|                                       |                                     | Internal SCK source                                      | t <sub>KCY</sub> /2- 50 |     |      |       |
|                                       |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source  | 1600                    |     |      |       |
|                                       |                                     | Internal SCK source                                      | t <sub>KCY</sub> /2-150 |     |      |       |
| SI setup time to                      | t <sub>SIK</sub>                    | External SCK source                                      | 100                     | _   | _    |       |
| SCK high                              |                                     | Internal SCK source                                      | 150                     |     |      |       |
| SI hold time to                       | t <sub>KSI</sub>                    | External SCK source                                      | 400                     | _   | _    | ]     |
| SCK high                              |                                     | Internal SCK source                                      | 400                     |     |      |       |
| Output delay for                      | t <sub>KSO</sub>                    | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$               | _                       | _   | 300  |       |
| SCK to SO                             |                                     | External SCK source                                      |                         |     |      |       |
|                                       |                                     | Internal SCK source                                      |                         |     | 250  |       |
|                                       |                                     | $V_{DD} = 1.8 \text{ V} \text{ to } 5.5 \text{ V}$       |                         |     | 1000 |       |
|                                       |                                     | External SCK source                                      |                         |     |      |       |
|                                       |                                     | Internal SCK source                                      |                         |     | 1000 |       |

**NOTE:** Unless otherwise specified, Instruction Cycle Time condition values assume a main system clock/4 (fx/4) source.



19-11



Figure 19-2. Standard Operating Voltage Range

Table 19-9. RAM Data Retention Supply Voltage in Stop Mode

$$(T_A = -40 \,^{\circ}\text{C to} + 85 \,^{\circ}\text{C})$$

| Parameter                     | Symbol            | Conditions                | Min | Тур | Max | Unit |
|-------------------------------|-------------------|---------------------------|-----|-----|-----|------|
| Data retention supply voltage | $V_{DDDR}$        | Normal operation          | 1.8 | -   | 5.5 | V    |
| Data retention supply current | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 1.8 V | _   | 0.1 | 1   | μΑ   |

## **TIMING WAVEFORMS**



Figure 19-3. Stop Mode Release Timing When Initiated by RESET



Figure 19-4. Stop Mode Release Timing When Initiated by an Interrupt Request



Figure 19-5. A.C. Timing Measurement Points (Except for  $X_{IN}$  and  $XT_{IN}$ )



Figure 19-6. Clock Timing Measurement at  $\mathbf{X}_{\text{IN}}$ 



Figure 19-7. Clock Timing Measurement at XT<sub>IN</sub>



Figure 19-8. Input Timing for RESET Signal



Figure 19-9. Input Timing for External Interrupts and Quasi-Interrupts

# **NOTES**



KS57C3316/P3316 DEVELOPMENT TOOLS

**20** 

# **DEVELOPMENT TOOLS**

#### **OVERVIEW**

Samsung provides a powerful and easy-to-use development support system in turnkey form. The development support system is configured with a host system, debugging tools, and support software. For the host system, any standard computer that operates with MS-DOS as its operating system can be used. One type of debugging tool including hardware and software is provided: the sophisticated and powerful in-circuit emulator, SMDS2+, for KS57, KS86, KS88 families of microcontrollers. The SMDS2+ is a new and improved version of SMDS2. Samsung also offers support software that includes debugger, assembler, and a program for setting options.

#### SHINE

Samsung Host Interface for In-Circuit Emulator, SHINE, is a multi-window based debugger for SMDS2+. SHINE provides pull-down and pop-up menus, mouse support, function/hot keys, and context-sensitive hyper-linked help. It has an advanced, multiple-windowed user interface that emphasizes ease of use. Each window can be sized, moved, scrolled, highlighted, added, or removed completely.

#### SAMA ASSEMBLER

The Samsung Arrangeable Microcontroller (SAM) Assembler, SAMA, is a universal assembler, and generates object code in standard hexadecimal format. Assembled program code includes the object code that is used for ROM data and required SMDS program control data. To assemble programs, SAMA requires a source file and an auxiliary definition (DEF) file with device specific information.

#### SASM57

The SASM57 is an relocatable assembler for Samsung's KS57-series microcontrollers. The SASM57 takes a source file containing assembly language statements and translates into a corresponding source code, object code and comments. The SASM57 supports macros and conditional assembly. It runs on the MS-DOS operating system. It produces the relocatable object code only, so the user should link object file. Object files can be linked with other object files and loaded into memory.

#### **HEX2ROM**

HEX2ROM file generates ROM code from HEX file which has been produced by assembler. ROM code must be needed to fabricate a microcontroller which has a mask ROM. When generating the ROM code (.OBJ file) by HEX2ROM, the value 'FF' is filled into the unused ROM area upto the maximum ROM size of the target device automatically.

## **TARGET BOARDS**

Target boards are available for all KS57-series microcontrollers. All required target system cables and adapters are included with the device-specific target board.

#### OTPs

One time programmable microcontroller (OTP) for the KS57C3316 microcontroller and OTP programmer (Gang) are



DEVELOPMENT TOOLS KS57C3316/P3316

now available.



Figure 20-1. SMDS Product Configuration (SMDS2+)

KS57C3316/P3316 DEVELOPMENT TOOLS

## **TB573204A TARGET BOARD**

The TB573316A target board is used for the KS57C3316/P3316 microcontroller. It is supported by the SMDS2+ development system.



Figure 20-2. TB573316A Target Board Configuration

DEVELOPMENT TOOLS KS57C3316/P3316

'To User\_Vcc' Settings **Operating Mode** Comments The SMDS2/SMDS2+ supplies To User\_Vcc V<sub>CC</sub> to the target board Target TB573316A (evaluation chip) and the target Vcc -System system. Vss Vcc SMDS2/SMDS2+ To User\_Vcc The SMDS2/SMDS2+ supplies V<sub>CC</sub> only to the target board External Target TB573316A System (evaluation chip). The target Vcc system must have its own Vss -

Table 20-1. Power Selection Settings for TB573316A

Table 20-2. Pin Selection Settings for TB573316A

SMDS2/SMDS2+



power supply.

KS57C3316/P3316 DEVELOPMENT TOOLS

**Sub Clock Setting Operating Mode** Comments XTI Set the XTI switch to "MDS" **EVA Chip** when the target board is KS57E3300 connected to the MDS SMDS2/SMDS2+. XTIN XTOUT No connection 100 pin connection SMDS2/SMDS2+ Set the XTI switch to "XTAL" when the target board is used **EVA Chip** as a standalone unit, and is KS57E3300 MDS not connected to the SMDS2/SMDS2+. XTIN XTOUT **XTAL** Target Board

Table 20-3. Sub-clock Selection Settings for TB573316A

### **IDLE LED**

This LED is ON when the evaluation chip (KS57E3300) is in idle mode.

## **STOP LED**

This LED is ON when the evaluation chip (KS57E3300) is in stop mode.

DEVELOPMENT TOOLS KS57C3316/P3316



Figure 20-3. 40-Pin Connectors for TB573316A



Figure 20-4. TB573316A Adapter Cable for 80-QFP Package (KS57C3316)

